This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) without calibration for industrial control system (ICS) applications. Several techniques are adopted in the proposed switching procedure to achieve better linearity, power and area efficiency. A single-side-fixed technique is utilized to reduce the number of capacitors; a parallel split capacitor array in combination with a partially thermometer coded technique can minimize the switching energy, improve speed, and decrease differential non-linearity (DNL). In addition, a compact timing-protection scheme is proposed to ensure the stability of the asynchronous SAR ADC. The proposed ADC is fabricated in a 28 nm CMOS proc...
In this paper, a dynamic and power efficient 8-bit and 100-MSPS Successive Approximation Register (S...
International audienceIn this paper, a dynamic and power efficient 8-bit and100-MSPS Successive Appr...
This thesis presents an improved ultra-low power 10-bit 1 kS/s successive approximation (SAR) analog...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
The conventional binary weighted array successive approximation register (SAR) analog-to-digital con...
This paper presents a 7.9 fJ /conversion-step 10-bit 125 MS/s successive approximation register(SAR)...
This paper presents a 9-bit 222 MS/s low-power asynchronous single-bit/cycle successive approximatio...
This paper presents a high-speed successive approximation register (SAR) analog-to-digital converter...
A proposed prototype of a 10-bit 1 MS/s single-ended asynchronous Successive Approximation Register ...
This paper describes a low-power 25-kS/s successive approximation register (SAR) analog-to-digital c...
A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (AD...
An analog-to-digital converter (ADC) with a medium sampling rate (a few MS/s to a few tens of MS/s) ...
This paper presents a 10-bit successive approximation register analog-to-digital converter with ener...
This paper presents a 12-bit, 100 MS/s successive approximation register (SAR) analog-to-digital con...
High speed ADC architectures constitute the heart of many di erent applications such as wireless and...
In this paper, a dynamic and power efficient 8-bit and 100-MSPS Successive Approximation Register (S...
International audienceIn this paper, a dynamic and power efficient 8-bit and100-MSPS Successive Appr...
This thesis presents an improved ultra-low power 10-bit 1 kS/s successive approximation (SAR) analog...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
The conventional binary weighted array successive approximation register (SAR) analog-to-digital con...
This paper presents a 7.9 fJ /conversion-step 10-bit 125 MS/s successive approximation register(SAR)...
This paper presents a 9-bit 222 MS/s low-power asynchronous single-bit/cycle successive approximatio...
This paper presents a high-speed successive approximation register (SAR) analog-to-digital converter...
A proposed prototype of a 10-bit 1 MS/s single-ended asynchronous Successive Approximation Register ...
This paper describes a low-power 25-kS/s successive approximation register (SAR) analog-to-digital c...
A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (AD...
An analog-to-digital converter (ADC) with a medium sampling rate (a few MS/s to a few tens of MS/s) ...
This paper presents a 10-bit successive approximation register analog-to-digital converter with ener...
This paper presents a 12-bit, 100 MS/s successive approximation register (SAR) analog-to-digital con...
High speed ADC architectures constitute the heart of many di erent applications such as wireless and...
In this paper, a dynamic and power efficient 8-bit and 100-MSPS Successive Approximation Register (S...
International audienceIn this paper, a dynamic and power efficient 8-bit and100-MSPS Successive Appr...
This thesis presents an improved ultra-low power 10-bit 1 kS/s successive approximation (SAR) analog...