We propose a balanced Pre-Charge Static Logic (PCSL) circuit style for asynchronous systems, and compare it against other reported circuit styles to counteract differential power analysis (DPA). Our study shows that all these circuit styles (including our balanced PCSL) dissipate different energy due to data-dependency, and hence balancing the energy of circuits embodying these circuit styles remains challenging. However, in view of low circuit overheads and asynchronous operations (with noise generation), our balanced PCSL is still competitive in terms of DPA-resistance, requiring 3.5x less power traces than its NULL convention logic counterpart.ASTAR (Agency for Sci., Tech. and Research, S’pore)Accepted versio
International audienceIn this communication, we propose to present the very recent research works we...
This paper discusses a general model of differential power analysis (DPA) attacks to static logic ci...
The continuous rise of static power consumption in modern CMOS technologies has led to the creation ...
Power analysis attacks exploit the existence of "side channels" in implementations of cryptographic ...
Delay-based Dual-rail Pre-charge Logic (DDPL) is a logic style introduced with the aim of hiding pow...
International audienceA significant number of cryptographic architectures rely on the efficient and ...
Delay-based Dual-rail Pre-charge Logic (DDPL) is a logic style introduced with the aim of hiding pow...
n this paper we present the Standard Cell Delay-based Dual-rail Pre-charge Logic (SC-DDPL), a novel ...
Since their publication in 1998, power analysis attacks have attracted significant attention within ...
Differential Power Analysis (DPA) is a powerful side channel attack method. Dual Rail Pre-charge Log...
Cryptography ensures the security of cipher by performing mathematical functions and computations to...
Abstract. This paper describes a design method to secure encryption algorithms against Differential ...
In this paper we present the Standard Cell Delay-based Dual-rail Pre-charge Logic (SC-DDPL), a novel...
Delay-based Dual-rail Pre-charge Logic (DDPL) is a logic style introduced with the aim of hiding pow...
Differential Power Analysis(DPA)is a powerful side channel attack method.Dual Rail Pre-charge Logic ...
International audienceIn this communication, we propose to present the very recent research works we...
This paper discusses a general model of differential power analysis (DPA) attacks to static logic ci...
The continuous rise of static power consumption in modern CMOS technologies has led to the creation ...
Power analysis attacks exploit the existence of "side channels" in implementations of cryptographic ...
Delay-based Dual-rail Pre-charge Logic (DDPL) is a logic style introduced with the aim of hiding pow...
International audienceA significant number of cryptographic architectures rely on the efficient and ...
Delay-based Dual-rail Pre-charge Logic (DDPL) is a logic style introduced with the aim of hiding pow...
n this paper we present the Standard Cell Delay-based Dual-rail Pre-charge Logic (SC-DDPL), a novel ...
Since their publication in 1998, power analysis attacks have attracted significant attention within ...
Differential Power Analysis (DPA) is a powerful side channel attack method. Dual Rail Pre-charge Log...
Cryptography ensures the security of cipher by performing mathematical functions and computations to...
Abstract. This paper describes a design method to secure encryption algorithms against Differential ...
In this paper we present the Standard Cell Delay-based Dual-rail Pre-charge Logic (SC-DDPL), a novel...
Delay-based Dual-rail Pre-charge Logic (DDPL) is a logic style introduced with the aim of hiding pow...
Differential Power Analysis(DPA)is a powerful side channel attack method.Dual Rail Pre-charge Logic ...
International audienceIn this communication, we propose to present the very recent research works we...
This paper discusses a general model of differential power analysis (DPA) attacks to static logic ci...
The continuous rise of static power consumption in modern CMOS technologies has led to the creation ...