A novel low-energy tri-level switching scheme for low-power successive approximation register (SAR) ADC is proposed. With the input common-mode voltage (Vcm) designed to be exactly half of the reference voltage (Vref ), the switching energy of the proposed switching scheme is reduced by 96.89% as compared with the conventional architecture. Besides the large energy saving, the proposed switching scheme also reduces the number of capacitors in the ADC capacitor array by 75%, which in turn results in an area-efficient SAR ADC
Abstract — This paper presents a new capacitor array structure and its switch control method for bin...
This paper presents a 9-bit differential, minimum-powered, successive approximation register (SAR) A...
In this paper the theoretical and practical minimum of the power consumption is investigated for 3 A...
Abstract—The early reset merged capacitor switching algorithm (EMCS) is proposed as an energy reduci...
Analysis and experimental results for a new switching scheme and topology for charge sharing DACs us...
Low-power analog-to-digital converter (ADC) is a crucial part of wearable or implantable bioelectron...
Abstract—Analysis and experimental results for a new switching scheme and topology for charge sharin...
In this paper, a new method is proposed to reduce the power consumption and occupied area of success...
This paper proposes a new method for switching the capacitors in the DAC capacitor array of a succes...
Abstract—This paper presents a monotonic multi-switching technique that is implemented in a 8b SAR A...
In this paper, the design of a 6-bits successive approximation register (SAR) analog to digital conv...
An asymmetric binary search switching technique for a successive approximation register (SAR) ADC is...
Abstract-This paper introduces a novel switch approach for redundant capacitive DACs of a 2b-per-cyc...
Current trends constantly increase the need for ultra-low power solutions for the embedded and porta...
This chapter targets low-power techniques for nanopower SAR ADCs with reference voltage generation. ...
Abstract — This paper presents a new capacitor array structure and its switch control method for bin...
This paper presents a 9-bit differential, minimum-powered, successive approximation register (SAR) A...
In this paper the theoretical and practical minimum of the power consumption is investigated for 3 A...
Abstract—The early reset merged capacitor switching algorithm (EMCS) is proposed as an energy reduci...
Analysis and experimental results for a new switching scheme and topology for charge sharing DACs us...
Low-power analog-to-digital converter (ADC) is a crucial part of wearable or implantable bioelectron...
Abstract—Analysis and experimental results for a new switching scheme and topology for charge sharin...
In this paper, a new method is proposed to reduce the power consumption and occupied area of success...
This paper proposes a new method for switching the capacitors in the DAC capacitor array of a succes...
Abstract—This paper presents a monotonic multi-switching technique that is implemented in a 8b SAR A...
In this paper, the design of a 6-bits successive approximation register (SAR) analog to digital conv...
An asymmetric binary search switching technique for a successive approximation register (SAR) ADC is...
Abstract-This paper introduces a novel switch approach for redundant capacitive DACs of a 2b-per-cyc...
Current trends constantly increase the need for ultra-low power solutions for the embedded and porta...
This chapter targets low-power techniques for nanopower SAR ADCs with reference voltage generation. ...
Abstract — This paper presents a new capacitor array structure and its switch control method for bin...
This paper presents a 9-bit differential, minimum-powered, successive approximation register (SAR) A...
In this paper the theoretical and practical minimum of the power consumption is investigated for 3 A...