An efficient algorithm and the VLSI-architecture for fast soft-decision permutation decoding of the extended Golay code are presented. The new decoding technique consists of an optimized permutation decoding with look-ahead error-correction and a modified parity-check soft-decision decoding with reduced test patterns based on the Chase's algorithm-2. The simulation results for the Gaussian fading channel were found to be only slightly inferior to Chase's algorithm-2 although performing only four test patterns. Parallel VLSI-architecture is also proposed, which will allow for data rates reaching in the hundreds of Mbit/s
International audiencePresented is a soft-decision decoding algorithm for a particular class of rate...
A new approach to soft decision decoding of block codes and concatenated block-convolutional codes i...
Microprocessors can be used to simplify the hardware required to build the decoder of a block error-...
An area-efficient parallel VLSI-architecture for the Golay decoder with an optimized permutation dec...
International audienceThe (24, 12, 8) extended binary Golay code is a well-known rate-1/2 short bloc...
A simple high-speed decoding algorithm for the [24, 12, 8] extended Golay code suitable for implemen...
An efficient ASIC chip of the Golay codec has been designed for channel coding. This paper describes...
AbstractRecently, some table-lookup decoding algorithms (TLDAs) have been used to correct the binary...
This paper presents a 2048 bit, rate 1/2 soft decision decoder for a new class of codes known as Tur...
The most powerful channel coding schemes, namely those based on turbo codes and low-density parity-c...
The Error Correction Code (ECC) is utilized to reduce the probability of error in digital systems. T...
Soft-decision decoding offers a means of bridging the performance gap between a block error-control ...
Efficient soft-decision decoding of Reed-Solomon codes is made possible by the Koetter-Vardy (KV) a...
parallel architectures for majority logic decoder of low complexity for high data rate applications....
International audienceMaximum likelihood soft decision decoding of linear block codes is addressed i...
International audiencePresented is a soft-decision decoding algorithm for a particular class of rate...
A new approach to soft decision decoding of block codes and concatenated block-convolutional codes i...
Microprocessors can be used to simplify the hardware required to build the decoder of a block error-...
An area-efficient parallel VLSI-architecture for the Golay decoder with an optimized permutation dec...
International audienceThe (24, 12, 8) extended binary Golay code is a well-known rate-1/2 short bloc...
A simple high-speed decoding algorithm for the [24, 12, 8] extended Golay code suitable for implemen...
An efficient ASIC chip of the Golay codec has been designed for channel coding. This paper describes...
AbstractRecently, some table-lookup decoding algorithms (TLDAs) have been used to correct the binary...
This paper presents a 2048 bit, rate 1/2 soft decision decoder for a new class of codes known as Tur...
The most powerful channel coding schemes, namely those based on turbo codes and low-density parity-c...
The Error Correction Code (ECC) is utilized to reduce the probability of error in digital systems. T...
Soft-decision decoding offers a means of bridging the performance gap between a block error-control ...
Efficient soft-decision decoding of Reed-Solomon codes is made possible by the Koetter-Vardy (KV) a...
parallel architectures for majority logic decoder of low complexity for high data rate applications....
International audienceMaximum likelihood soft decision decoding of linear block codes is addressed i...
International audiencePresented is a soft-decision decoding algorithm for a particular class of rate...
A new approach to soft decision decoding of block codes and concatenated block-convolutional codes i...
Microprocessors can be used to simplify the hardware required to build the decoder of a block error-...