The first simultaneous microbeam mapping of single event upset (SEU) and latchup (SEL) in the CMOS RAM HR165162 is presented. We found that the shapes of the sensitive areas depend on VDD, on the ions being used and on the site on the chip being hit by the ion. In particular, we found SEL sensitive sites close to the main power supply lines between the memory-bit-arrays by detecting the accompanying current surge. All these SELs were also accompanied by bit-flips elsewhere in the memory (which we call "indirect" SEUs in contrast to the well known SEUs induced in the hit memory cell only). When identical SEL sensitive sites were hit farther away from the supply lines only indirect SEL sensitive sites could be detected. We interpret these eve...
A dedicated high-speed 18 Kbit static memory featuring synchronous mode, parity and dual port access...
The scanning electron microscopy (SEM) technique for the study of the local sensitivity to latch-up ...
The single-event upset (SEU) responses of 16 Kbit to 1 Mbit SRAMs irradiated with low and high-energ...
The first simultaneous microbeam mapping of single event upset (SEU) and latchup (SEL) in the CMOS R...
Following our work on simultaneous imaging of single-event-upsets (SEU) and single-event-latchups (S...
The single event upset (SEU) imaging has been applied at the GSI heavy ion microprobe to determine t...
In space, the radiation effects on electronic devices may lead to anomalies referred to as Single-Ev...
As an important spaceborne electronic device, the static random access memory (SRAM) device is inevi...
International audienceA single event latchup (SEL) experiment based on commercial static random acce...
The basic mechanisms of single-event upset are reviewed, including charge collection in silicon junc...
Static random access memory cells (SRAM) are high-speed semiconductor memory that uses flip-flop to...
Using the GSI heavy ion microprobe and a special hardware circuit for upset and latchup detection we...
The characteristics Of ion-induced charge collection and single-event upset are studied in SOI trans...
A dedicated high-speed 18 Kbit static memory featuring synchronous mode, parity and dual port access...
Technology scaling of CMOS devices has made the integrated circuits vulnerable to single event radia...
A dedicated high-speed 18 Kbit static memory featuring synchronous mode, parity and dual port access...
The scanning electron microscopy (SEM) technique for the study of the local sensitivity to latch-up ...
The single-event upset (SEU) responses of 16 Kbit to 1 Mbit SRAMs irradiated with low and high-energ...
The first simultaneous microbeam mapping of single event upset (SEU) and latchup (SEL) in the CMOS R...
Following our work on simultaneous imaging of single-event-upsets (SEU) and single-event-latchups (S...
The single event upset (SEU) imaging has been applied at the GSI heavy ion microprobe to determine t...
In space, the radiation effects on electronic devices may lead to anomalies referred to as Single-Ev...
As an important spaceborne electronic device, the static random access memory (SRAM) device is inevi...
International audienceA single event latchup (SEL) experiment based on commercial static random acce...
The basic mechanisms of single-event upset are reviewed, including charge collection in silicon junc...
Static random access memory cells (SRAM) are high-speed semiconductor memory that uses flip-flop to...
Using the GSI heavy ion microprobe and a special hardware circuit for upset and latchup detection we...
The characteristics Of ion-induced charge collection and single-event upset are studied in SOI trans...
A dedicated high-speed 18 Kbit static memory featuring synchronous mode, parity and dual port access...
Technology scaling of CMOS devices has made the integrated circuits vulnerable to single event radia...
A dedicated high-speed 18 Kbit static memory featuring synchronous mode, parity and dual port access...
The scanning electron microscopy (SEM) technique for the study of the local sensitivity to latch-up ...
The single-event upset (SEU) responses of 16 Kbit to 1 Mbit SRAMs irradiated with low and high-energ...