Photonic Networks-On-Chip have emerged as a viable solution for interconnecting multicore computer architectures in a power-efficient manner. Current architectures focus on large messages, however, which are not compatible with the coherence traffic found on chip multiprocessor networks. In this paper, we introduce a reconfigurable optical interconnect in which the topology is adapted automatically to the evolving traffic situation. This allows a large fraction of the (short) coherence messages to use the optical links, making our technique a better match for CMP networks when compared to existing solutions. We also evaluate the performance and power efficiency of our architecture using an assumed physical implementation based on ultra-low ...
2015 Spring.Includes bibliographical references.Future applications running on chip multiprocessors ...
Power density and cooling issues are limiting the performance of high performance chip multiprocesso...
Power density and cooling issues are limiting the performance of high performance chip multiprocesso...
Abstract—Photonic Networks-On-Chip have emerged as a viable solution for interconnecting multicore c...
Photonic Networks-On-Chip have emerged as a viable solution for interconnecting multicore computer a...
Photonic Networks-On-Chip have emerged as a viable solution for interconnecting multicore computer a...
Photonic Networks-on-Chip (NoCs) have become a promising route to interconnect processor cores on ch...
Photonic Networks-on-Chip (NoCs) have become a promising route to interconnect processor cores on ch...
Abstract—The design and performance of next-generation chip multiprocessors (CMPs) will be bound by ...
There is little doubt that the most important limiting factors of the performance of next-generation...
There is little doubt that the most important limiting factors of the performance of next-generation...
Nanophotonic is a promising solution for interconnections in future chip multiprocessors (CMPs) due ...
Nanophotonic is a promising solution for interconnections in future chip multiprocessors (CMPs) due ...
There is little doubt that the most important limiting factors of the performance of next-generation...
Recent remarkable advances in nanoscale silicon-photonic integrated circuitry specifically compatibl...
2015 Spring.Includes bibliographical references.Future applications running on chip multiprocessors ...
Power density and cooling issues are limiting the performance of high performance chip multiprocesso...
Power density and cooling issues are limiting the performance of high performance chip multiprocesso...
Abstract—Photonic Networks-On-Chip have emerged as a viable solution for interconnecting multicore c...
Photonic Networks-On-Chip have emerged as a viable solution for interconnecting multicore computer a...
Photonic Networks-On-Chip have emerged as a viable solution for interconnecting multicore computer a...
Photonic Networks-on-Chip (NoCs) have become a promising route to interconnect processor cores on ch...
Photonic Networks-on-Chip (NoCs) have become a promising route to interconnect processor cores on ch...
Abstract—The design and performance of next-generation chip multiprocessors (CMPs) will be bound by ...
There is little doubt that the most important limiting factors of the performance of next-generation...
There is little doubt that the most important limiting factors of the performance of next-generation...
Nanophotonic is a promising solution for interconnections in future chip multiprocessors (CMPs) due ...
Nanophotonic is a promising solution for interconnections in future chip multiprocessors (CMPs) due ...
There is little doubt that the most important limiting factors of the performance of next-generation...
Recent remarkable advances in nanoscale silicon-photonic integrated circuitry specifically compatibl...
2015 Spring.Includes bibliographical references.Future applications running on chip multiprocessors ...
Power density and cooling issues are limiting the performance of high performance chip multiprocesso...
Power density and cooling issues are limiting the performance of high performance chip multiprocesso...