Coupled process and device simulation has been applied to investigate the physical processes which determine the performance and scaling properties of fully depleted thin-silicon-body SOI based (FDSOI) NMOS transistors at gate lengths of 40 nm and below. A comparison of simulation results with measurements of electrical characteristics of the FDSOI NMOS transistors showed that the electrical performance of such transistors can only be reproduced by simulation, if contact resistances, ballistic electron transport, quantum mechanical depletion of the electrons near the gate dielectric, and mechanical stress are accounted for. The mechanical stress in thin-silicon-body SOI transistors is simulated as a result of two silicidation processes: the...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...
Coupled process and device simulation has been applied to investigate the physical processes which d...
Invention of transistor is the foundation of electronics industry. Metal Oxide Semiconductor Field E...
Invention of transistor is the foundation of electronics industry. Metal Oxide Semiconductor Field E...
Problems in the application-driven simulation of nanoscaled CMOS transistors and circuits are addres...
This paper reports about the extensive electrical characterization, with low distortion and greater ...
In this paper, surface potential sensitivity to channel length scaling for Fully Depleted Double Gat...
State-of-the-art device simulation is applied to the analysis of possible scaling strategies for th...
As bulk CMOS is approaching its scaling limit, SOI CMOS is gaining more and more attentions and is c...
Silicon-On-Insulator (SOI) technology, which was originally developed for military applications, is ...
State-of-the-art device simulation is applied to the analysis of possible scaling strategies for th...
[[abstract]]This study investigates the effects of oxide traps induced by SOI of various thicknesses...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...
Coupled process and device simulation has been applied to investigate the physical processes which d...
Invention of transistor is the foundation of electronics industry. Metal Oxide Semiconductor Field E...
Invention of transistor is the foundation of electronics industry. Metal Oxide Semiconductor Field E...
Problems in the application-driven simulation of nanoscaled CMOS transistors and circuits are addres...
This paper reports about the extensive electrical characterization, with low distortion and greater ...
In this paper, surface potential sensitivity to channel length scaling for Fully Depleted Double Gat...
State-of-the-art device simulation is applied to the analysis of possible scaling strategies for th...
As bulk CMOS is approaching its scaling limit, SOI CMOS is gaining more and more attentions and is c...
Silicon-On-Insulator (SOI) technology, which was originally developed for military applications, is ...
State-of-the-art device simulation is applied to the analysis of possible scaling strategies for th...
[[abstract]]This study investigates the effects of oxide traps induced by SOI of various thicknesses...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...
International audienceStress engineering is a powerful tool to enhance nanoscale device performances...