A 6-bit pipelined analog-to-digital converter (ADC) with low power consumption has been designed. Inverter-based comparators have been used. To provide 6 bits output code 2 stages of pipeline with resolution of 3 bits have been used. In each stage digital-to-analog converter (DAC) and amplifier were implemented without operational amplifiers (Op-amps). Cascode current mirrors with weighted currents have been used to enhance sampling rate. Thus, the results of computer simulation show that ADC achieves 200 Ms/s sampling rate and 1.87 mW power consumption (at ±0,9 V supply voltage). Reported DNL and INL are 0.67 LSB and 1.05 LSB respectively, SNDR and SFDR are 29.7 dB and 33.5 dB respectively, ENOB is 4.64 bit. Inverter-based comparators with...
Pipelined analog-to-digital converter (ADC) design is popular for high speed data conversion (10-100...
Among different analog-to-digital converter (ADC) architectures pipelined ADCs are the most suited f...
In this paper a general method to design a pipelined ADC with minimum power consumption is presented...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper describes a 8 bits, 20 Msamples/s pipeline analog-to-digital converter implemented in 0.6...
Analog-to-digital converters (ADCs) are key design blocks and are currently adopted in many applicat...
This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 ...
Demand for high-performance analog-to-digital converter (ADC) integrated circuits (ICs) with optimal...
Analog-to-digital converters (ADCs) are key design blocks and are currently adopted in many applicat...
This paper presents a low-power 10-bit 200 MS/s pipelined ADC in a 90 nm CMOS technology with 1 V su...
The developments over the last years in portable and wireless communications have increased the dema...
Abstract- Analog-to-digital converters (ADCs) are key design blocks and are currently adopted in man...
Power optimization for pipeline analog-to-digital converters (ADC's) is presented. Pipeline ADC's wi...
With advancements in digital signal processing in recent years, the need for high-speed, high-resolu...
This article presents a reconfigurable pipeline analog-to-digital converter (ADC) using a two-stage ...
Pipelined analog-to-digital converter (ADC) design is popular for high speed data conversion (10-100...
Among different analog-to-digital converter (ADC) architectures pipelined ADCs are the most suited f...
In this paper a general method to design a pipelined ADC with minimum power consumption is presented...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper describes a 8 bits, 20 Msamples/s pipeline analog-to-digital converter implemented in 0.6...
Analog-to-digital converters (ADCs) are key design blocks and are currently adopted in many applicat...
This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 ...
Demand for high-performance analog-to-digital converter (ADC) integrated circuits (ICs) with optimal...
Analog-to-digital converters (ADCs) are key design blocks and are currently adopted in many applicat...
This paper presents a low-power 10-bit 200 MS/s pipelined ADC in a 90 nm CMOS technology with 1 V su...
The developments over the last years in portable and wireless communications have increased the dema...
Abstract- Analog-to-digital converters (ADCs) are key design blocks and are currently adopted in man...
Power optimization for pipeline analog-to-digital converters (ADC's) is presented. Pipeline ADC's wi...
With advancements in digital signal processing in recent years, the need for high-speed, high-resolu...
This article presents a reconfigurable pipeline analog-to-digital converter (ADC) using a two-stage ...
Pipelined analog-to-digital converter (ADC) design is popular for high speed data conversion (10-100...
Among different analog-to-digital converter (ADC) architectures pipelined ADCs are the most suited f...
In this paper a general method to design a pipelined ADC with minimum power consumption is presented...