This paper will present wafer level packaging approaches and results for MEMS encapsulation and integration applied to resonators. The core technologies involve interposer fabrication with Through-Silicon Vias (TSV), temporary wafer bonding for thin wafer handling and wafer bonding for metallic sealing under vacuum and for formation of electrical interconnects. Seal rings based on AuSn metallurgy have been considered for process compatibility with MEMS and provide the hermetical sealing of the components after vacuum encapsulation. Different packaging processes were tested and are here succinctly presented for established quartz crystals as well as for emerging Silicon Resonators (SiRes). First investigations on if, and possibly how, wafer ...
Further cost reduction and miniaturization of electronic systems requires new concepts for highly ef...
A new Room Temperature (RT) 0-level vacuum package is demonstrated in this work, using amorphous sil...
This invention discloses and claims a cost-effective, wafer-level package process for microelectrome...
This paper will present wafer level packaging approaches and results for MEMS encapsulation and inte...
This paper presents the fabrication steps of a MEMS package based on silicon interposer wafers with ...
The paper presents different approaches for hermetic wafer level packaging of oscillator components ...
The following paper gives an insight on the packaging concepts and fabrication processes used to ult...
Results of wafer level packaging for micro-electro-mechanical systems based on low temperature melti...
A wafer-level vacuum package with silicon bumps and electrical feedthroughs on the cap wafer is deve...
IEEEThis paper introduces a novel, inherently simple, and all-silicon wafer-level fabrication and he...
A low-cost, hermetic wafer-level packaging solution with negligible parasitics suitable for MEMS res...
Results of wafer level packaging for micro-electro-mechanical systems based on low temperature melti...
A novel vacuum (< 20 mTorr) encapsulation technology for the packaging of micro-electromechanical sy...
A low-cost, low-temperature packaging concept is proposed for localized sealing and control of the a...
[[abstract]]Packaging is an emerging technology for microsystem integration. The silicon-on-insulato...
Further cost reduction and miniaturization of electronic systems requires new concepts for highly ef...
A new Room Temperature (RT) 0-level vacuum package is demonstrated in this work, using amorphous sil...
This invention discloses and claims a cost-effective, wafer-level package process for microelectrome...
This paper will present wafer level packaging approaches and results for MEMS encapsulation and inte...
This paper presents the fabrication steps of a MEMS package based on silicon interposer wafers with ...
The paper presents different approaches for hermetic wafer level packaging of oscillator components ...
The following paper gives an insight on the packaging concepts and fabrication processes used to ult...
Results of wafer level packaging for micro-electro-mechanical systems based on low temperature melti...
A wafer-level vacuum package with silicon bumps and electrical feedthroughs on the cap wafer is deve...
IEEEThis paper introduces a novel, inherently simple, and all-silicon wafer-level fabrication and he...
A low-cost, hermetic wafer-level packaging solution with negligible parasitics suitable for MEMS res...
Results of wafer level packaging for micro-electro-mechanical systems based on low temperature melti...
A novel vacuum (< 20 mTorr) encapsulation technology for the packaging of micro-electromechanical sy...
A low-cost, low-temperature packaging concept is proposed for localized sealing and control of the a...
[[abstract]]Packaging is an emerging technology for microsystem integration. The silicon-on-insulato...
Further cost reduction and miniaturization of electronic systems requires new concepts for highly ef...
A new Room Temperature (RT) 0-level vacuum package is demonstrated in this work, using amorphous sil...
This invention discloses and claims a cost-effective, wafer-level package process for microelectrome...