Modern commercial Field-Programmable Gate Array (FPGA) architectures contain lookup-tables (LUTs) that can be “fractured” into two smaller LUTs. The potential to pack two LUTs into a space that could accommodate only one LUT in traditional architectures complicates FPGA technology mapping’s resource minimization objective. Previous works introduced edge recovery techniques and the concept of LUT balancing, both of which produce mappings that pack into fewer fracturable LUTs. We combine these two ideas and evaluate their effectiveness for one commercial and four academic FPGA architectures, all of which contain fracturable LUTs. When combined, edge-recovery and LUT balancing yield a 9.0% to 16.1% reduction in fracturable LUT use, depending o...
Image warping is usually used to perform real-time geometric transformation of the images captured b...
Decomposition is a technology-independent process, in which a large complex function is broken into ...
13th Asia and South Pacific Design Automation Conference (ASP-DAC 2008) : 第13回アジア南太平洋設計自動化会議 : Janua...
The paper presents several improvements to state-of-the-art in FPGA technology mapping exemplified b...
FPGAs are evolving at a rapid pace with improved performance and logic density. At the same time, tr...
[[abstract]]Programmable Gate Arrays (PGAs) are important media for rapid system prototyping. In thi...
[[abstract]]We consider the problem of lookup table (LUT) based FPGA technology mapping for power mi...
The growing complexity of Field Programmable Gate Arrays (FPGA's) is leading to architectures with h...
Field-programmable gate arrays (FPGAs) are increasingly susceptible to radiation-induced single even...
Field-programmable gate arrays (FPGAs) are integrated circuits (ICs) used for rapid prototyping and ...
Lookup table-based FPGAs offer flexibility but compromise on performance, as compared to custom CMOS...
We explore a new method for reducing power consump-tion/dissipation for FPGAs which is complementary...
The ongoing advancements in VLSI technology and Field Programmable Gate Array (FPGA) architectures h...
[[abstract]]We study the technology mapping problem for LUT-based FPGAs targeting at power minimizat...
In this paper we study the technology mapping problem for FPGA architectures to minimize chip area, ...
Image warping is usually used to perform real-time geometric transformation of the images captured b...
Decomposition is a technology-independent process, in which a large complex function is broken into ...
13th Asia and South Pacific Design Automation Conference (ASP-DAC 2008) : 第13回アジア南太平洋設計自動化会議 : Janua...
The paper presents several improvements to state-of-the-art in FPGA technology mapping exemplified b...
FPGAs are evolving at a rapid pace with improved performance and logic density. At the same time, tr...
[[abstract]]Programmable Gate Arrays (PGAs) are important media for rapid system prototyping. In thi...
[[abstract]]We consider the problem of lookup table (LUT) based FPGA technology mapping for power mi...
The growing complexity of Field Programmable Gate Arrays (FPGA's) is leading to architectures with h...
Field-programmable gate arrays (FPGAs) are increasingly susceptible to radiation-induced single even...
Field-programmable gate arrays (FPGAs) are integrated circuits (ICs) used for rapid prototyping and ...
Lookup table-based FPGAs offer flexibility but compromise on performance, as compared to custom CMOS...
We explore a new method for reducing power consump-tion/dissipation for FPGAs which is complementary...
The ongoing advancements in VLSI technology and Field Programmable Gate Array (FPGA) architectures h...
[[abstract]]We study the technology mapping problem for LUT-based FPGAs targeting at power minimizat...
In this paper we study the technology mapping problem for FPGA architectures to minimize chip area, ...
Image warping is usually used to perform real-time geometric transformation of the images captured b...
Decomposition is a technology-independent process, in which a large complex function is broken into ...
13th Asia and South Pacific Design Automation Conference (ASP-DAC 2008) : 第13回アジア南太平洋設計自動化会議 : Janua...