An n-leaf pipelined balanced binary tree is used for arbitration of order and movement of data from n input ports to one output port. A novel arbitrate-and-move primitive circuit for every node of the tree, which is based on a concept of reduced synchrony that benefits from attractive features of both asynchronous and synchronous designs, is presented. The design objective of the pipelined binary tree is to provide a key building block in a high-throughput mesh-of-trees interconnection network for Explicit Multi Threading (XMT) architecture, a recently introduced parallel computation framework. The proposed reduced synchrony circuit was compared with asynchronous and synchronous designs of arbitrate-and-move primitives. Simulat...
Many applications have stimulated the recent surge of interest single-chip parallel processing. In s...
This paper discusses connectivity between neuromorphic chips, which use the timing of fixed-height f...
As the multiple-decade long increase in clock rates starts to slow down, main-stream general-purpos...
An n-leaf pipelined balanced binary tree is used for arbitration of order and movement of data from ...
This thesis presents an asynchronous (clockless) Mesh-of-Trees network that consumes less power and ...
In this paper, we introduce a Roundrobin Arbiter Generator (RAG) tool. The RAG tool can generate a...
A Mesh of Trees (MoT) on-chip interconnection network has been proposed recently to provide high thr...
Due to copyright restrictions, the access to the full text of this article is only available via sub...
Interconnection networks usually consist of a fabric of interconnected routers, which receive packet...
As a basic building block of a switch scheduler, a fast and fair arbiter is critical to the efficien...
Many applications have stimulated the recent surge of interest single-chip parallel processing. In s...
Arbiters are the most critical element to manage a shared resource. Many arbiters in the literature ...
In Proc. of the 2014 Makassar International Conference on Electrical Engineering and Informatics (MI...
High performance asynchronous arithmetic operator design techniques are proposed, which adopt some o...
We present a high-throughput FPGA design for supporting high-performance network switching. FPGAs ha...
Many applications have stimulated the recent surge of interest single-chip parallel processing. In s...
This paper discusses connectivity between neuromorphic chips, which use the timing of fixed-height f...
As the multiple-decade long increase in clock rates starts to slow down, main-stream general-purpos...
An n-leaf pipelined balanced binary tree is used for arbitration of order and movement of data from ...
This thesis presents an asynchronous (clockless) Mesh-of-Trees network that consumes less power and ...
In this paper, we introduce a Roundrobin Arbiter Generator (RAG) tool. The RAG tool can generate a...
A Mesh of Trees (MoT) on-chip interconnection network has been proposed recently to provide high thr...
Due to copyright restrictions, the access to the full text of this article is only available via sub...
Interconnection networks usually consist of a fabric of interconnected routers, which receive packet...
As a basic building block of a switch scheduler, a fast and fair arbiter is critical to the efficien...
Many applications have stimulated the recent surge of interest single-chip parallel processing. In s...
Arbiters are the most critical element to manage a shared resource. Many arbiters in the literature ...
In Proc. of the 2014 Makassar International Conference on Electrical Engineering and Informatics (MI...
High performance asynchronous arithmetic operator design techniques are proposed, which adopt some o...
We present a high-throughput FPGA design for supporting high-performance network switching. FPGAs ha...
Many applications have stimulated the recent surge of interest single-chip parallel processing. In s...
This paper discusses connectivity between neuromorphic chips, which use the timing of fixed-height f...
As the multiple-decade long increase in clock rates starts to slow down, main-stream general-purpos...