In this dissertation, we address the problem of developing efficient VLSI algorithms and architectures for discrete sinusoidal transforms in real-time applications for video communication systems. The major difficulty of this problem is that the resulting architectures should compute a huge amount of data at very high speed for real-time video applications and match the requirement of VLSI architectures, regularity, modularity and locality. In traditional FFT based algorithms, the serial data is buffered and then transformed using the FFT scheme.We propose a "time-recursive" approach to perform transforms that merge the buffering and transform operations into a single unit. The transformed data are updated according to a recursive formula, ...
[[abstract]]In this paper, we propose two new VLSI architectures for computing the N-point discrete ...
Recent advances in ISDN have promoted applications such as video- phone, tele-conferencing and HDTV,...
[[abstract]]The authors propose a fully pipelined architecture to compute the 2-D discrete cosine tr...
[[abstract]]The problems of unified efficient computations of the discrete cosine transform (DCT), d...
[[abstract]]An optimal unified architecture that can efficiently compute the discrete cosine, sine, ...
An optimal unified architecture that can efficiently compute the Discrete Cosine, Sine, Hartley, Fou...
An optimal unified architecture that can efficiently compute the Discrete Cosine, Sine, Hartley, Fou...
The time-recursive computation model has been proven as a particularly useful tool in audio, video, ...
[[abstract]]The problems of unified efficient computations of the discrete cosine transform (DCT), d...
In this paper we present a full-customer VLSI design of high- speed 2-D DCT/IDCT Processor based on ...
[[abstract]]In this paper, a new scheme employing the time-recursive approach to compute the discret...
The problems of unified efficient computations of the discrete cosine transform (DCT), discrete sine...
Many real-time signal processing tasks require the ability to process very large amounts of data at ...
The alternate use [1] of the discrete cosine transform (DCT) and the discrete sine transform (DST) c...
[[abstract]]The alternate use [l] of the discrete cosine transform (DCT) and the discrete sine trans...
[[abstract]]In this paper, we propose two new VLSI architectures for computing the N-point discrete ...
Recent advances in ISDN have promoted applications such as video- phone, tele-conferencing and HDTV,...
[[abstract]]The authors propose a fully pipelined architecture to compute the 2-D discrete cosine tr...
[[abstract]]The problems of unified efficient computations of the discrete cosine transform (DCT), d...
[[abstract]]An optimal unified architecture that can efficiently compute the discrete cosine, sine, ...
An optimal unified architecture that can efficiently compute the Discrete Cosine, Sine, Hartley, Fou...
An optimal unified architecture that can efficiently compute the Discrete Cosine, Sine, Hartley, Fou...
The time-recursive computation model has been proven as a particularly useful tool in audio, video, ...
[[abstract]]The problems of unified efficient computations of the discrete cosine transform (DCT), d...
In this paper we present a full-customer VLSI design of high- speed 2-D DCT/IDCT Processor based on ...
[[abstract]]In this paper, a new scheme employing the time-recursive approach to compute the discret...
The problems of unified efficient computations of the discrete cosine transform (DCT), discrete sine...
Many real-time signal processing tasks require the ability to process very large amounts of data at ...
The alternate use [1] of the discrete cosine transform (DCT) and the discrete sine transform (DST) c...
[[abstract]]The alternate use [l] of the discrete cosine transform (DCT) and the discrete sine trans...
[[abstract]]In this paper, we propose two new VLSI architectures for computing the N-point discrete ...
Recent advances in ISDN have promoted applications such as video- phone, tele-conferencing and HDTV,...
[[abstract]]The authors propose a fully pipelined architecture to compute the 2-D discrete cosine tr...