The RISC-V open Instruction Set Architecture (ISA) has proven to be a solid alternative to licensed ISAs. In the past 5 years, a plethora of industrial and academic cores and accelerators have been developed implementing this open ISA. In this paper, we present Sargantana, a 64-bit processor based on RISC-V that implements the RV64G ISA, a subset of the vector instructions extension (RVV 0.7.1), and custom application-specific instructions. Sargantana features a highly optimized 7-stage pipeline implementing out-of-order write-back, register renaming, and a non-blocking memory pipeline. Moreover, Sar-gantana features a Single Instruction Multiple Data (SIMD) unit that accelerates domain-specific applications. Sargantana achieves a 1.26 GHz ...
Application-specific instruction-set processors (ASIPs) are interesting for improving performance or...
With the increasing need for low-cost, power-efficient computing units, RISC-Vas an open-standard In...
Simodense is a high-performance open-source RISC-V (RV32IM) softcore, optimised for exploring custom...
The thesis aims to design and implement an in-order core named Sargantana using the open RISC-V Inst...
open2siThe open-source RISC-V instruction set architecture (ISA) is gaining traction, both in indust...
The maturity level of RISC-V and the availability of domain-specific instruction set extensions, lik...
In this paper, we present Ara, a 64-bit vector processor based on the version 0.5 draft of RISC-V's ...
With the increasing number of digital products in the market, the need for robust and highly configu...
The numerous emerging implementations of RISC-V processors and frameworks underline the success of t...
accelerators has been fabricated in a 45 nm SOI process. This is the first dual-core processor to im...
This paper presents a novel, non-standard set of vector instruction types for exploring custom SIMD ...
In this article, we present Ara, a 64-bit vector processor based on the version 0.5 draft of RISC-V'...
In this article, we present Ara, a 64-bit vector processor based on the version 0.5 draft of RISC-V'...
The SARC architecture is composed of multiple processor types and a set of user-managed direct memor...
The usage of terrestrial processors in space applications is not straightforward, as processors in s...
Application-specific instruction-set processors (ASIPs) are interesting for improving performance or...
With the increasing need for low-cost, power-efficient computing units, RISC-Vas an open-standard In...
Simodense is a high-performance open-source RISC-V (RV32IM) softcore, optimised for exploring custom...
The thesis aims to design and implement an in-order core named Sargantana using the open RISC-V Inst...
open2siThe open-source RISC-V instruction set architecture (ISA) is gaining traction, both in indust...
The maturity level of RISC-V and the availability of domain-specific instruction set extensions, lik...
In this paper, we present Ara, a 64-bit vector processor based on the version 0.5 draft of RISC-V's ...
With the increasing number of digital products in the market, the need for robust and highly configu...
The numerous emerging implementations of RISC-V processors and frameworks underline the success of t...
accelerators has been fabricated in a 45 nm SOI process. This is the first dual-core processor to im...
This paper presents a novel, non-standard set of vector instruction types for exploring custom SIMD ...
In this article, we present Ara, a 64-bit vector processor based on the version 0.5 draft of RISC-V'...
In this article, we present Ara, a 64-bit vector processor based on the version 0.5 draft of RISC-V'...
The SARC architecture is composed of multiple processor types and a set of user-managed direct memor...
The usage of terrestrial processors in space applications is not straightforward, as processors in s...
Application-specific instruction-set processors (ASIPs) are interesting for improving performance or...
With the increasing need for low-cost, power-efficient computing units, RISC-Vas an open-standard In...
Simodense is a high-performance open-source RISC-V (RV32IM) softcore, optimised for exploring custom...