A new transistor sizing algorithm, SEA (Simple Exact Algorithm), for optimizing low-power and high-speed arithmetic integrated circuits is proposed. In comparison with other transistor sizing algorithms, simplicity, accuracy, independency of order and initial sizing factors of transistors, and flexibility in choosing the optimization parameters such as power consumption, delay, Power-Delay Product (PDP), chip area or the combination of them are considered as the advantages of this new algorithm. More exhaustive rules of grouping transistors are the main trait of our algorithm. Hence, the SEA algorithm dominates some major transistor sizing metrics such as optimization rate, simulation speed, and reliability. According to approximate compari...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...
It is known that the operating-point driven (OPD) analog sizing methods have clear advantages compar...
The authors present a tool for transistor sizing for the purpose of speed optimization. The tool, ca...
[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is prese...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is prese...
International audienceThis paper presents an algorithm, based on the fixed point iteration, to solve...
This paper introduces an automated transistor sizing tool (ASAP) that incorporates accurate gateleve...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
In this paper, we study the simultaneous transistor and interconnect sizing (STIS) problem. We defin...
This paper studies the problem of transistor sizing of CMOS circuits optimized for energy-delay effi...
Digital designs can be mapped to different implemen-tations using diverse approaches, with varying c...
Low power consumption is the objective of electronic devices. And now, for many portable multimedia...
We present an equation-based transistor size optimizer that minimizes delay of custom circuits. Our ...
We develop a new fully-automated transistor sizing tool for FPGAs that features area, delay and wire...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...
It is known that the operating-point driven (OPD) analog sizing methods have clear advantages compar...
The authors present a tool for transistor sizing for the purpose of speed optimization. The tool, ca...
[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is prese...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is prese...
International audienceThis paper presents an algorithm, based on the fixed point iteration, to solve...
This paper introduces an automated transistor sizing tool (ASAP) that incorporates accurate gateleve...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
In this paper, we study the simultaneous transistor and interconnect sizing (STIS) problem. We defin...
This paper studies the problem of transistor sizing of CMOS circuits optimized for energy-delay effi...
Digital designs can be mapped to different implemen-tations using diverse approaches, with varying c...
Low power consumption is the objective of electronic devices. And now, for many portable multimedia...
We present an equation-based transistor size optimizer that minimizes delay of custom circuits. Our ...
We develop a new fully-automated transistor sizing tool for FPGAs that features area, delay and wire...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...
It is known that the operating-point driven (OPD) analog sizing methods have clear advantages compar...
The authors present a tool for transistor sizing for the purpose of speed optimization. The tool, ca...