It is common for large hardware designs to have a number of registers or memories of which the contents have to be changed very seldom, e.g. only at startup. The conventional way of accessing these memories is using a low-speed memory bus. This bus uses valuable hardware resources, introduces long, global connections and contributes to routing congestion. Hence, it has an impact on the overall design even though it is only rarely used. A Field-Programmable Gate Array (FPGA) already contains a global communication mechanism in the form of its configuration infrastructure. In this paper we evaluate the use of the configuration infrastructure as a replacement for a low-speed memory bus on the Maxeler HPC platform. We find that by removing the ...
Hagemeyer J, Kettelhoit B, Koester M, Porrmann M. Design of Homogeneous Communication Infrastructure...
Current approaches to supporting module-based FPGA reconfiguration focus on various aspects and sub-...
In this paper, a new project named Context Switching Reconfigurable Hardware for Communication Syste...
It is common for large hardware designs to have a number of registers or memories of which the conte...
It is common for large hardware designs to have a number of registers or memories of which the conte...
The FPGAs of today are being used to implement large, system-sized circuits. Systems often require ...
Despite the advantages dynamic reconfiguration adds to a system, it only improves system performance...
This thesis examines the problem of reducing reconfiguration time of an island-style FPGA at its con...
Despite the advantages dynamic reconfiguration adds to a system, it only improves system performance...
During the last three decades, reconfigurable logic has been growing steadily and can now be found i...
With dynamically and partially reconfigurable designs, it is necessary that the speed of the reconf...
FPGAs are increasingly being deployed in the cloud to accelerate diverse applications. They are to b...
The configuration of an FPGA is a process of customizing the functionality implemented by the FPGA f...
Dynamic FPGA reconfiguration represents an overhead that can be critical to the performance of a rea...
Dynamic and partial reconfiguration of Xilinx FPGAs is a well known technique in runtime adaptive sy...
Hagemeyer J, Kettelhoit B, Koester M, Porrmann M. Design of Homogeneous Communication Infrastructure...
Current approaches to supporting module-based FPGA reconfiguration focus on various aspects and sub-...
In this paper, a new project named Context Switching Reconfigurable Hardware for Communication Syste...
It is common for large hardware designs to have a number of registers or memories of which the conte...
It is common for large hardware designs to have a number of registers or memories of which the conte...
The FPGAs of today are being used to implement large, system-sized circuits. Systems often require ...
Despite the advantages dynamic reconfiguration adds to a system, it only improves system performance...
This thesis examines the problem of reducing reconfiguration time of an island-style FPGA at its con...
Despite the advantages dynamic reconfiguration adds to a system, it only improves system performance...
During the last three decades, reconfigurable logic has been growing steadily and can now be found i...
With dynamically and partially reconfigurable designs, it is necessary that the speed of the reconf...
FPGAs are increasingly being deployed in the cloud to accelerate diverse applications. They are to b...
The configuration of an FPGA is a process of customizing the functionality implemented by the FPGA f...
Dynamic FPGA reconfiguration represents an overhead that can be critical to the performance of a rea...
Dynamic and partial reconfiguration of Xilinx FPGAs is a well known technique in runtime adaptive sy...
Hagemeyer J, Kettelhoit B, Koester M, Porrmann M. Design of Homogeneous Communication Infrastructure...
Current approaches to supporting module-based FPGA reconfiguration focus on various aspects and sub-...
In this paper, a new project named Context Switching Reconfigurable Hardware for Communication Syste...