A novel low-power kick-back reduced comparator for use in high-speed flash analog-to-digital converters (ADC) is presented. The proposed comparator combines cascode transistors to reduce the kick-back noise with a built-in threshold voltage to remove the static power consumption of a reference. Without degrading other figures, the kick-back noise is reduced by a factor 8, compared to a previous design without cascode transistors. An improved calibration structure is also proposed to improve linearity when used in an ADC. Simulated in a standard CMOS technology the comparator consumes 106.5 mu W at 1.8 V power supply and 1 GHz clock frequency
This paper was presented the design of a threshold inverter quantized (TIQ) comparator in flash anal...
A 6-bits 6-GS/s flash ADC is presented. Single stage integrators are proposed as preamplifiers to dr...
This paper presents a low-area 8-bit flash ADC that consumes low power. The flash ADC includes four ...
A novel low-power kick-back reduced comparator for use in high-speed flash analog-to-digital convert...
Abstract--Dynamic comparators with high speed, low power and low offset voltage are the main prerequ...
A 2.5 GS/s flash ADC, fabricated in 90nm CMOS utilizes comparator redundancy to avoid traditional po...
A new latched comparator architecture was proposed. Because of its very low kickback noise feature, ...
This paper presents the design of a comparator with low power, low offset voltage, high resolution, ...
A new latched comparator architecture was proposed. Because of its very low kickback noise feature, ...
A conventional flash analog-to-digital converter (ADC) with a Wallace tree encoder ensures monotonic...
Abstract—This paper presents a background calibration tech-nique for trimming the input-referred off...
This thesis describes research on very-high-sampling-rate, moderate-resolution, CMOS, analog-to-digi...
Abstract — In this paper an offset cancellation technique based on body voltage trimming is presente...
A 4-bit 700 MS/s flash ADC is presented in 0.18 mu m CMOS. By lowering the kickback noise of the ind...
A 6-bit highly digital flash ADC is implemented in a 0.18 mum CMOS process. The ADC operates in the ...
This paper was presented the design of a threshold inverter quantized (TIQ) comparator in flash anal...
A 6-bits 6-GS/s flash ADC is presented. Single stage integrators are proposed as preamplifiers to dr...
This paper presents a low-area 8-bit flash ADC that consumes low power. The flash ADC includes four ...
A novel low-power kick-back reduced comparator for use in high-speed flash analog-to-digital convert...
Abstract--Dynamic comparators with high speed, low power and low offset voltage are the main prerequ...
A 2.5 GS/s flash ADC, fabricated in 90nm CMOS utilizes comparator redundancy to avoid traditional po...
A new latched comparator architecture was proposed. Because of its very low kickback noise feature, ...
This paper presents the design of a comparator with low power, low offset voltage, high resolution, ...
A new latched comparator architecture was proposed. Because of its very low kickback noise feature, ...
A conventional flash analog-to-digital converter (ADC) with a Wallace tree encoder ensures monotonic...
Abstract—This paper presents a background calibration tech-nique for trimming the input-referred off...
This thesis describes research on very-high-sampling-rate, moderate-resolution, CMOS, analog-to-digi...
Abstract — In this paper an offset cancellation technique based on body voltage trimming is presente...
A 4-bit 700 MS/s flash ADC is presented in 0.18 mu m CMOS. By lowering the kickback noise of the ind...
A 6-bit highly digital flash ADC is implemented in a 0.18 mum CMOS process. The ADC operates in the ...
This paper was presented the design of a threshold inverter quantized (TIQ) comparator in flash anal...
A 6-bits 6-GS/s flash ADC is presented. Single stage integrators are proposed as preamplifiers to dr...
This paper presents a low-area 8-bit flash ADC that consumes low power. The flash ADC includes four ...