Parallel controllers can be best specified using a description with a formal support to validate structural and dynamic properties. Petri Nets (PN) can provide an adequate means to model and to animate parallel systems based on the control and data path approach, in a hierarchically structured way. A set of tools was developed to allow formal validation of parallel controllers, based on hierarchical PN-based specifications and to automatically generate RT-level VHDL code. An example of a VLSI chip design, the transputer link adaptor, shows the capabilities of this methodology and associated tools.(undefined)(undefined
This work concerns the development of high-level models of multi-disciplinary systems based on elect...
International audienceThis paper deals with the automatic translation of interpreted generalized Pet...
Presents Meta VHDL (MV) a hardware description language based on VHDL with the addition of primitive...
Parallel controllers can be best specified using a description with a formal support to validate str...
"Series Title: IFIP - The International Federation for Information Processing, ISSN 1868-4238"Petri ...
The main purpose of this article is to present how Petri Nets (PNs) have been used for hardware des...
The paper presents method for hierarchical configurable Petri nets description in VHDL language. Dua...
"A workshop within the 19th International Conference on Applications and Theory of Petri Nets - ICAT...
Conferência: 39th Annual Conference of the IEEE Industrial-Electronics-Society (IECON), Vienna, Aust...
International audienceThis paper deals with the formal identification of flip-flops and latches with...
Petri nets are popular in the communication protocol community for modelling and analysis purposes. ...
Verification and Validation (V&V) on embedded systems design is a crucial topic today. It is ess...
Hierarchical Petri nets beside UML state machine diagrams, sequentional function charts (SFC) and hi...
A method for implementing communication protocols in hardware is presented. A design automation syst...
Abstract. This paper discusses how the FPGA architectures affect the implementation of Petri net spe...
This work concerns the development of high-level models of multi-disciplinary systems based on elect...
International audienceThis paper deals with the automatic translation of interpreted generalized Pet...
Presents Meta VHDL (MV) a hardware description language based on VHDL with the addition of primitive...
Parallel controllers can be best specified using a description with a formal support to validate str...
"Series Title: IFIP - The International Federation for Information Processing, ISSN 1868-4238"Petri ...
The main purpose of this article is to present how Petri Nets (PNs) have been used for hardware des...
The paper presents method for hierarchical configurable Petri nets description in VHDL language. Dua...
"A workshop within the 19th International Conference on Applications and Theory of Petri Nets - ICAT...
Conferência: 39th Annual Conference of the IEEE Industrial-Electronics-Society (IECON), Vienna, Aust...
International audienceThis paper deals with the formal identification of flip-flops and latches with...
Petri nets are popular in the communication protocol community for modelling and analysis purposes. ...
Verification and Validation (V&V) on embedded systems design is a crucial topic today. It is ess...
Hierarchical Petri nets beside UML state machine diagrams, sequentional function charts (SFC) and hi...
A method for implementing communication protocols in hardware is presented. A design automation syst...
Abstract. This paper discusses how the FPGA architectures affect the implementation of Petri net spe...
This work concerns the development of high-level models of multi-disciplinary systems based on elect...
International audienceThis paper deals with the automatic translation of interpreted generalized Pet...
Presents Meta VHDL (MV) a hardware description language based on VHDL with the addition of primitive...