Network on Chip is a scalable and flexible communication infrastructure for the design of core based System on Chip. Communication performance of a NoC depends heavily on the routing algorithm. Deterministic and adaptive distributed routing algorithms have been advocated in all the current NoC architectural proposals. In this thesis we make a case for the use of source routing for NoCs, especially for regular topologies like mesh. The advantages of source routing include in-order packet delivery; faster and simpler router design; and possibility of mixing non-minimal paths in a mainly minimal routing. We propose a method to compute paths for various communications in such a way that traffic congestion is avoided while ensuring deadlock free...
none3In on-chip multiprocessor communication, link failures and dynamically changing application sce...
This book provides a single-source reference to routing algorithms for Networks-on-Chip (NoCs), as w...
The paper presents the performance analysis of routing techniques on 3x3 mesh NOC topology. The effe...
Network on Chip is a scalable and flexible communication infrastructure for the design of core based...
This chapter discusses a step-by-step method to design source routing for Network on Chip, especiall...
Network on Chip (NoC) has been proposed as a scalable and flexible interconnect infrastructure for c...
The advent of System-on-Chip (SoCs), has brought about a need to increase the scale of multi-core ch...
The final publication is available at Springer via http://dx.doi.org/10.1007/s10766-010-0159-9Networ...
The advent of System-on-Chip (SoCs), has brought about a need to increase the scale of multi-core ch...
Abstract — Network on Chip (NoC) is a new paradigm to make the interconnections inside a System on C...
The concept of network-on-chip (NoC) [1] is an emerging field in VLSI in which networking principles...
Abstract: In this paper, we present several enhanced network techniques which are appropriate for VL...
This work is devoted to the study of communication subsystem of networks-on-chip (NoCs) development ...
Network-on-Chip (NoC) is a new approach for designing the communication subsystem among IP cores in ...
Network-on-Chip (NoC) is communication infrastructure for future multi-core Systems-on-Chip (SoCs). ...
none3In on-chip multiprocessor communication, link failures and dynamically changing application sce...
This book provides a single-source reference to routing algorithms for Networks-on-Chip (NoCs), as w...
The paper presents the performance analysis of routing techniques on 3x3 mesh NOC topology. The effe...
Network on Chip is a scalable and flexible communication infrastructure for the design of core based...
This chapter discusses a step-by-step method to design source routing for Network on Chip, especiall...
Network on Chip (NoC) has been proposed as a scalable and flexible interconnect infrastructure for c...
The advent of System-on-Chip (SoCs), has brought about a need to increase the scale of multi-core ch...
The final publication is available at Springer via http://dx.doi.org/10.1007/s10766-010-0159-9Networ...
The advent of System-on-Chip (SoCs), has brought about a need to increase the scale of multi-core ch...
Abstract — Network on Chip (NoC) is a new paradigm to make the interconnections inside a System on C...
The concept of network-on-chip (NoC) [1] is an emerging field in VLSI in which networking principles...
Abstract: In this paper, we present several enhanced network techniques which are appropriate for VL...
This work is devoted to the study of communication subsystem of networks-on-chip (NoCs) development ...
Network-on-Chip (NoC) is a new approach for designing the communication subsystem among IP cores in ...
Network-on-Chip (NoC) is communication infrastructure for future multi-core Systems-on-Chip (SoCs). ...
none3In on-chip multiprocessor communication, link failures and dynamically changing application sce...
This book provides a single-source reference to routing algorithms for Networks-on-Chip (NoCs), as w...
The paper presents the performance analysis of routing techniques on 3x3 mesh NOC topology. The effe...