his paper proposes a methodology to evaluate the effects of encodings on the power consumption of system-level buses in the presence of multi-level cache memories. The proposed model can consider any cache configuration in terms of size, associativity and block. It includes also the most widely adopted power oriented encoding techniques for data and address buses. Experimental results show how the proposed model can be effectively adopted to configure the memory hierarchy and the system bus architecture from the power point of view
Abstract — This paper presents a solution to the problem of reducing the power dissipated by a digit...
We investigate some power efficient data cache designs that try to significantly reduce the cache en...
With the advent of mobile and handheld devices, power consumption in embedded systems has become a k...
his paper proposes a methodology to evaluate the effects of encodings on the power consumption of sy...
The processor-to-memory communication on system-level buses dissipates a significant amount of the o...
The power consumption due to the HW/SW communication on system-level buses represents one of the maj...
The power consumption due to the HW/SW communication on system-level buses represents one of the maj...
In microprocessor-based systems, data and address buses are the core of the interface between a micr...
In this paper, we propose several different data and instruction cache configurations and analyze th...
Embedded systems are ubiquitous. They are often driven by batteries; therefore, low power consumptio...
Abstract. Voltage scaling reduces leakage power for cache lines unlikely to be referenced soon. Part...
In this paper, we introduce a class of irredundant low power encoding techniques for memory address ...
Abstract Several studies have shown that about 40 % or more of the energy consumption on embedded s...
The power dissipated by system-level buses is the largest contribution to the global power of comple...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from e...
Abstract — This paper presents a solution to the problem of reducing the power dissipated by a digit...
We investigate some power efficient data cache designs that try to significantly reduce the cache en...
With the advent of mobile and handheld devices, power consumption in embedded systems has become a k...
his paper proposes a methodology to evaluate the effects of encodings on the power consumption of sy...
The processor-to-memory communication on system-level buses dissipates a significant amount of the o...
The power consumption due to the HW/SW communication on system-level buses represents one of the maj...
The power consumption due to the HW/SW communication on system-level buses represents one of the maj...
In microprocessor-based systems, data and address buses are the core of the interface between a micr...
In this paper, we propose several different data and instruction cache configurations and analyze th...
Embedded systems are ubiquitous. They are often driven by batteries; therefore, low power consumptio...
Abstract. Voltage scaling reduces leakage power for cache lines unlikely to be referenced soon. Part...
In this paper, we introduce a class of irredundant low power encoding techniques for memory address ...
Abstract Several studies have shown that about 40 % or more of the energy consumption on embedded s...
The power dissipated by system-level buses is the largest contribution to the global power of comple...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from e...
Abstract — This paper presents a solution to the problem of reducing the power dissipated by a digit...
We investigate some power efficient data cache designs that try to significantly reduce the cache en...
With the advent of mobile and handheld devices, power consumption in embedded systems has become a k...