The resynchronization of a frequency divider output is routinely used in the design of low-noise phase-locked loops (PLLs) in order to remove additional phase noise and avoid modulus-dependent nonlinearity. However, metastability issues cause PLLs to fail to lock or to degrade jitter at certain synthesized frequencies. This brief proposes a novel automatic retiming circuit, which mitigates metastability issues and avoids induced noise degradation, without adding a relevant increase in power consumption. A 3–4-GHz PLL implementing this technique has been fabricated in 65-nm CMOS technology. Measured root mean square jitter below 500 fsec over the whole tuning range and added current consumption of 51 μA from a voltage supply of 1.2 V prove...
Abstract—This paper presents a frequency synthesizer for the frequency of 2.4 GHz, which were design...
This article presents a fractional-N frequency synthesizer architecture that is able to overcome the...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
The resynchronization of a frequency divider output is routinely used in the design of low-noise pha...
The problem of clock generation with low jitter becomes much more challenging as wireline transceive...
This article presents a fractional-N sampling type-I phase-locked loop (PLL). To overcome the impair...
This paper present a low power, low jitter LC phase locked loop (PLL) which has been designed and fa...
Digital fractional-N phase-locked loops (PLLs) are an attractive alternative to analog PLLs in the d...
Synchronization of the output of an asynchronous frequency divider is necessary to improve its phase...
Fractional-N phase locked loops (PLL) are widely used in modern communication systems to synthesize ...
Abstract — The design and simulation of a divide by four phase locked loop (PLL) operating from 500 ...
This work presents a low-spur and low-jitter fractional-N digital phase-locked loop (PLL). To reduce...
Abstract—This paper presents a frequency synthesizer for the frequency of 2.4 GHz, which were design...
This article presents a fractional-N frequency synthesizer architecture that is able to overcome the...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
The resynchronization of a frequency divider output is routinely used in the design of low-noise pha...
The problem of clock generation with low jitter becomes much more challenging as wireline transceive...
This article presents a fractional-N sampling type-I phase-locked loop (PLL). To overcome the impair...
This paper present a low power, low jitter LC phase locked loop (PLL) which has been designed and fa...
Digital fractional-N phase-locked loops (PLLs) are an attractive alternative to analog PLLs in the d...
Synchronization of the output of an asynchronous frequency divider is necessary to improve its phase...
Fractional-N phase locked loops (PLL) are widely used in modern communication systems to synthesize ...
Abstract — The design and simulation of a divide by four phase locked loop (PLL) operating from 500 ...
This work presents a low-spur and low-jitter fractional-N digital phase-locked loop (PLL). To reduce...
Abstract—This paper presents a frequency synthesizer for the frequency of 2.4 GHz, which were design...
This article presents a fractional-N frequency synthesizer architecture that is able to overcome the...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...