A method is proposed which aims at reducing the numbers of look-up table (LUT) elements in logic circuits of Mealy finite state machines (FSMs). The FSMs with twofold state assignment are discussed. The reduction is achieved due to using two cores of LUTs for generating partial Boolean functions. One core is based on maximum binary state codes. The second core uses extended state codes. Such an approach allows reducing the number of LUTs in the block of state codes’ transformation. The proposed approach leads to LUT-based Mealy FSM circuits having three levels of logic blocks. Each partial function for any core is represented by a single-LUT circuit. A formal method is proposed for redistribution of states between these cores. An example of...
Clock-gating techniques are very effective in the reduction of the switching activity in sequential ...
The final publication is available at Springer via http://dx.doi.org/10.1007/3-540-45716-X_36Proceed...
This paper presents a finite state machine (FSM) re-engineering method that enhances the FSM synthes...
Practically, any digital system includes sequential blocks represented using a model of finite state...
A method is proposed that is focused on reducing the chip area occupied by logic elements creating t...
A method is proposed which aims to reduce the hardware in FPGA-based circuits of Mealy finite state ...
Very often, a digital system includes sequential blocks which can be represented using a model of th...
A method is proposed targeting a decrease in the number of LUTs in circuits of FPGA-based Mealy FSMs...
This paper presents a state assignment technique to reduce dynamic power consumption in finite state...
An optimization method of the logic circuit of a Mealy finite-state machine is proposed. It is based...
The subject of the research in this article is the logic circuit of the combined finite state machin...
This book discusses control units represented by the model of a finite state machine (FSM). It conta...
Abstract:- This paper suggests a reusable hardware template (HT) for finite state machines (FSM) and...
Finite state machines with input multiplexing (FSMIMs) have been proposed in previous works as a te...
This paper details the development, implementation, and results of Synthia, a system for the synthes...
Clock-gating techniques are very effective in the reduction of the switching activity in sequential ...
The final publication is available at Springer via http://dx.doi.org/10.1007/3-540-45716-X_36Proceed...
This paper presents a finite state machine (FSM) re-engineering method that enhances the FSM synthes...
Practically, any digital system includes sequential blocks represented using a model of finite state...
A method is proposed that is focused on reducing the chip area occupied by logic elements creating t...
A method is proposed which aims to reduce the hardware in FPGA-based circuits of Mealy finite state ...
Very often, a digital system includes sequential blocks which can be represented using a model of th...
A method is proposed targeting a decrease in the number of LUTs in circuits of FPGA-based Mealy FSMs...
This paper presents a state assignment technique to reduce dynamic power consumption in finite state...
An optimization method of the logic circuit of a Mealy finite-state machine is proposed. It is based...
The subject of the research in this article is the logic circuit of the combined finite state machin...
This book discusses control units represented by the model of a finite state machine (FSM). It conta...
Abstract:- This paper suggests a reusable hardware template (HT) for finite state machines (FSM) and...
Finite state machines with input multiplexing (FSMIMs) have been proposed in previous works as a te...
This paper details the development, implementation, and results of Synthia, a system for the synthes...
Clock-gating techniques are very effective in the reduction of the switching activity in sequential ...
The final publication is available at Springer via http://dx.doi.org/10.1007/3-540-45716-X_36Proceed...
This paper presents a finite state machine (FSM) re-engineering method that enhances the FSM synthes...