This work presents a macro model for discrete-time sigma‒delta modulators, which can significantly reduce the simulation time compared to transistor level circuits. The proposed macro model is realized by effectively combining active and passive ideal circuit components with Verilog-A modules. As such, since the macro model is a true representation of the actual transistor level circuit, a moderately good accuracy can be obtained. In addition, the proposed macro model includes the major amplifier, comparator, and switch‒capacitor non-idealities of the sigma‒delta modulator such as amplifier DC gain, GBW, slewrate, comparator bandwidth, hysteresis, parasitic capacitance, and switch-on resistance. The results show the simulation time of the p...
Precise behavioral modeling of switched-capacitor /spl Delta//spl Sigma/ modulators is presented. Co...
This work presents a macro modeling approach for semi-digital smart integrated circuits. The propose...
A large part of the power consumption for mobile communications can be allotted to power amplifiers....
This work presents a macro model for discrete-time sigma‒delta modulators, which can significantly r...
This thesis proposes a novel approach for systematic design of reconfigurable continuous-time ΔΣ mod...
This paper introduces a new method for SC sigma-delta modulator modeling. It studies the integrator&...
A behavioral model for switched‐capacitors sigma‐delta modulators, suitable for power‐driven design,...
This paper shows that multirate processing in a cascaded discrete-time Delta Sigma modulator allows ...
A new type of sigma–delta modulator that operates in a special mode named limit-cycle mode (LCM) is ...
Abstract—This paper presents a complete set of blocks imple-mented in the popular MATLAB SIMULINK en...
This paper discusses the design of Spice-based macromodels for current output multi-plying Digital-t...
Computer simulation of electric and electronic circuits has become an important analytical tool for ...
Abstract—A new type of sigma–delta modulator that operates in a special mode named limit-cycle mode ...
One of the main building blocks of a Delta-Sigma modulator (ΔΣ?) is the integrator circuit. Usually ...
With a reference specification model in terms of 8 GS/s Sigma Delta Modulator in a 28 nm CMOS proces...
Precise behavioral modeling of switched-capacitor /spl Delta//spl Sigma/ modulators is presented. Co...
This work presents a macro modeling approach for semi-digital smart integrated circuits. The propose...
A large part of the power consumption for mobile communications can be allotted to power amplifiers....
This work presents a macro model for discrete-time sigma‒delta modulators, which can significantly r...
This thesis proposes a novel approach for systematic design of reconfigurable continuous-time ΔΣ mod...
This paper introduces a new method for SC sigma-delta modulator modeling. It studies the integrator&...
A behavioral model for switched‐capacitors sigma‐delta modulators, suitable for power‐driven design,...
This paper shows that multirate processing in a cascaded discrete-time Delta Sigma modulator allows ...
A new type of sigma–delta modulator that operates in a special mode named limit-cycle mode (LCM) is ...
Abstract—This paper presents a complete set of blocks imple-mented in the popular MATLAB SIMULINK en...
This paper discusses the design of Spice-based macromodels for current output multi-plying Digital-t...
Computer simulation of electric and electronic circuits has become an important analytical tool for ...
Abstract—A new type of sigma–delta modulator that operates in a special mode named limit-cycle mode ...
One of the main building blocks of a Delta-Sigma modulator (ΔΣ?) is the integrator circuit. Usually ...
With a reference specification model in terms of 8 GS/s Sigma Delta Modulator in a 28 nm CMOS proces...
Precise behavioral modeling of switched-capacitor /spl Delta//spl Sigma/ modulators is presented. Co...
This work presents a macro modeling approach for semi-digital smart integrated circuits. The propose...
A large part of the power consumption for mobile communications can be allotted to power amplifiers....