International audienceH.264/AVC has been introduced in recent years to decrease the bit-rate and to increase the flexibility of implementations. After careful study and analysis, we have concluded that the complexity of this video codec depends mainly on its multidimensional data dependency, its elementary processing modules and its various profiles and levels. In this paper, we have proposed several Array-OL models especially for the modelling of data flow between the processing modules for self-generation of vhdl code of a memory controller for H.264/AVC. The controller will be adapted to the application profiles and levels and the used external memory. The proposed models combined with high level modelling tools should be used to perform...
Video compression is a technique used to reduce the amount of data in a video to limit the amount of...
International audienceMotion estimation (ME) in video coding standard H.264/AVC adopts variable bloc...
In this thesis, the author describes a propositional design for a DDR3 memory interface, for an exis...
International audienceH.264/AVC has been introduced in recent years to decrease the bit-rate and to ...
In this thesis, both a method and a tool to enable efficient memory synthesis for real-time video pr...
In this paper, we propose novel hardware architecture for intra 16 × 16 module for the macroblock en...
In this paper, we describe an FPGA H.264/AVC encoder architecture performing at real-time. To reduce...
Abstract—H.264/AVC is the latest video coding standard. It signifi-cantly outperforms the previous v...
The latest video compression standard is a joint effort between ITU and MPEG known as H.264/AVC. As ...
This paper presents the architecture, design, validation, and hardware prototyping of the main archi...
Abstract: H.264/AVC (Advanced Video Codec) is a new video coding standard developed by a joint effor...
International audienceIn Motion Picture Experts Group (MPEG) and Video Coding Experts Group (VCEG) s...
Abstract The H.264/AVC video coding standard features diverse computational hot spots that need to b...
This paper presents the architecture, design, validation, and hardware prototyping of the main archi...
For a hardware implementation of any image processing algorithm, it is necessary to study the input/...
Video compression is a technique used to reduce the amount of data in a video to limit the amount of...
International audienceMotion estimation (ME) in video coding standard H.264/AVC adopts variable bloc...
In this thesis, the author describes a propositional design for a DDR3 memory interface, for an exis...
International audienceH.264/AVC has been introduced in recent years to decrease the bit-rate and to ...
In this thesis, both a method and a tool to enable efficient memory synthesis for real-time video pr...
In this paper, we propose novel hardware architecture for intra 16 × 16 module for the macroblock en...
In this paper, we describe an FPGA H.264/AVC encoder architecture performing at real-time. To reduce...
Abstract—H.264/AVC is the latest video coding standard. It signifi-cantly outperforms the previous v...
The latest video compression standard is a joint effort between ITU and MPEG known as H.264/AVC. As ...
This paper presents the architecture, design, validation, and hardware prototyping of the main archi...
Abstract: H.264/AVC (Advanced Video Codec) is a new video coding standard developed by a joint effor...
International audienceIn Motion Picture Experts Group (MPEG) and Video Coding Experts Group (VCEG) s...
Abstract The H.264/AVC video coding standard features diverse computational hot spots that need to b...
This paper presents the architecture, design, validation, and hardware prototyping of the main archi...
For a hardware implementation of any image processing algorithm, it is necessary to study the input/...
Video compression is a technique used to reduce the amount of data in a video to limit the amount of...
International audienceMotion estimation (ME) in video coding standard H.264/AVC adopts variable bloc...
In this thesis, the author describes a propositional design for a DDR3 memory interface, for an exis...