In this work, a hybrid-phase transition field-effects-transistor (hyper-FET) integrated with phase-transition materials (PTM) and a multi-nanosheet FET (mNS-FET) at the 3 nm technology node were analyzed at the device and circuit level. Through this, a benchmark was performed for presenting device design guidelines and for using ultra-low-power applications. We present an optimization flow considering hyper-FET characteristics at the device and circuit level, and analyze hyper-FET performance according to the phase transition time (TT) and baseline-FET off-leakage current (IOFF) variations of the PTM. As a result of inverter ring oscillator (INV RO) circuit analysis, the optimized hyper-FET increases speed by +8.74% and reduces power consum...
In this paper, a novel TFET design, called Pocket-mSTFET (PMS-TFET), is proposed and experimentally ...
Abstract—This paper investigates the feasibility of sub-0.2 V high-speed low-power circuits with het...
The aggressive CMOS technology shrinking driven by cost reduction, performance improvement and power...
Hybrid-phase-transition FETs (HyperFETs), built by connecting a phase transition material (PTM) to t...
Devices combining transistors and phase transition materials are being investigated to obtain steep ...
Phase transition materials (PTM) have garnered immense interest in concurrent postCMOS electronics, ...
In this study on multi-nanosheet field-effect transistor (mNS-FET)—one of the gate-all-around FETs (...
International audienceThis paper presents a hybrid TFET/CMOS SRAM architecture designed to address t...
International audienceThis paper presents a TFET/CMOS hybrid SRAM architecture designed to address t...
International audienceFuture ICs are facing dramatic challenges in performance as well as static and...
International audienceWe are facing many challenges for future nanoelectronic devices in the next tw...
Many emerging devices are currently being explored as potential alternatives to complementary metal-...
In this paper we report the first hybrid Phase-Change — Tunnel FET (PC-TFET) device configurations f...
In this paper, we explore the potentialities of TFET-based circuits operating in the ultra-low volta...
As the feature size of silicon semiconductor devices scales down to nanometer range, planar bulk CMO...
In this paper, a novel TFET design, called Pocket-mSTFET (PMS-TFET), is proposed and experimentally ...
Abstract—This paper investigates the feasibility of sub-0.2 V high-speed low-power circuits with het...
The aggressive CMOS technology shrinking driven by cost reduction, performance improvement and power...
Hybrid-phase-transition FETs (HyperFETs), built by connecting a phase transition material (PTM) to t...
Devices combining transistors and phase transition materials are being investigated to obtain steep ...
Phase transition materials (PTM) have garnered immense interest in concurrent postCMOS electronics, ...
In this study on multi-nanosheet field-effect transistor (mNS-FET)—one of the gate-all-around FETs (...
International audienceThis paper presents a hybrid TFET/CMOS SRAM architecture designed to address t...
International audienceThis paper presents a TFET/CMOS hybrid SRAM architecture designed to address t...
International audienceFuture ICs are facing dramatic challenges in performance as well as static and...
International audienceWe are facing many challenges for future nanoelectronic devices in the next tw...
Many emerging devices are currently being explored as potential alternatives to complementary metal-...
In this paper we report the first hybrid Phase-Change — Tunnel FET (PC-TFET) device configurations f...
In this paper, we explore the potentialities of TFET-based circuits operating in the ultra-low volta...
As the feature size of silicon semiconductor devices scales down to nanometer range, planar bulk CMO...
In this paper, a novel TFET design, called Pocket-mSTFET (PMS-TFET), is proposed and experimentally ...
Abstract—This paper investigates the feasibility of sub-0.2 V high-speed low-power circuits with het...
The aggressive CMOS technology shrinking driven by cost reduction, performance improvement and power...