We present and discuss the major results of our research activity aimed to the analog VLSI implementation of on-chip learning neural networks. In particular we present the SLANP (self learning neural processor) chip results. The SLANP architecture implements an on-chip learning multilayer perceptron network. The learning algorithm is based on the back propagation but it exhibits increased capabilities due to the local learning rate management. A prototype chip has been designed and fabricated in a CMOS 0.7 μm minimum channel length technology. The experimental results confirm the functionality of the chip and the soundness of the approach. The SLANP performance compares favorably with that reported in the literatur
English In this thesis we are concerned with the hardware implementation of learning algorithms for...
In this paper, a description of a general purpose neural network chip with on-chip learning is given...
New digital architecture of the frequency-based multi-layer neural network (MNN) with on-chip learni...
We present and discuss the major results of our research activity aimed to the analog VLSI implement...
In this paper we present the analog architecture and the implementation of an on-chip learning Multi...
In this paper we present the analog architecture and the implementation of an on-chip learning Multi...
The analog VLSI implementation of an on-chip learning neural network is discussed in this paper. The...
In this chapter, we introduce an analog chip hosting a self-learning neural network with local learn...
Analog VLSI implementations of artificial neural networks are usually considered efficient for the s...
In this paper we present the analog CMOS design of a Multi-Layer-Perceptron network with on-chip by-...
Analog VLSI implementations of artificial neural networks are usually considered efficient for the s...
This chapter describes an analog VLSI implementation of a multilayer perceptron neural network with ...
Analog VLSI on-chip learning Neural Networks represent a mature technology for a large number of app...
In this paper we present the analog CMOS design of a multi-layer-perceptron network with on-chip by-...
In this paper we present the analog CMOS architecture of a Multi Layer Perceptron network with onchi...
English In this thesis we are concerned with the hardware implementation of learning algorithms for...
In this paper, a description of a general purpose neural network chip with on-chip learning is given...
New digital architecture of the frequency-based multi-layer neural network (MNN) with on-chip learni...
We present and discuss the major results of our research activity aimed to the analog VLSI implement...
In this paper we present the analog architecture and the implementation of an on-chip learning Multi...
In this paper we present the analog architecture and the implementation of an on-chip learning Multi...
The analog VLSI implementation of an on-chip learning neural network is discussed in this paper. The...
In this chapter, we introduce an analog chip hosting a self-learning neural network with local learn...
Analog VLSI implementations of artificial neural networks are usually considered efficient for the s...
In this paper we present the analog CMOS design of a Multi-Layer-Perceptron network with on-chip by-...
Analog VLSI implementations of artificial neural networks are usually considered efficient for the s...
This chapter describes an analog VLSI implementation of a multilayer perceptron neural network with ...
Analog VLSI on-chip learning Neural Networks represent a mature technology for a large number of app...
In this paper we present the analog CMOS design of a multi-layer-perceptron network with on-chip by-...
In this paper we present the analog CMOS architecture of a Multi Layer Perceptron network with onchi...
English In this thesis we are concerned with the hardware implementation of learning algorithms for...
In this paper, a description of a general purpose neural network chip with on-chip learning is given...
New digital architecture of the frequency-based multi-layer neural network (MNN) with on-chip learni...