Download Citation Email Print Request Permissions Feedback bridging faults may give rise to oscillations within integrated circuits. This work mainly investigates the propagation of oscillations, a behavior that may have a relevant impact on the fault detection. We propose both a logic-level model of the faulty circuit and two techniques aiming to the generation of high-quality test sequences
This paper introduces a new fault simulation methodology based onsymbolic handling of fault effects....
Currently, Very Large Scale Integrated (VLSI) circuits and the resulting digital systems are widely ...
This paper introduces a new fault simulation methodology based on symbolic handling of fault effects...
Feedback bridging faults may give rise to oscillations within integrated circuits. This work mainly ...
We study the behavior of feedback bridging faults with non-zero bridge resistance. We demonstrate th...
We describe a system for generating accurate tests for bridge faults (with or without feedback) in C...
In this paper we give an overview of recent work in extraction, simulation, and IDDQ test generation...
The growing dispersion of ICs' parameters poses relevant uncertainties on gate output conductances...
Abstract — In this paper we study the testability of circuits derived from Binary Decision Diagrams ...
A novel algorithm for diagnosing all two-line single bridging faults in combinational circuits is pr...
This paper analyzes the detectability of resistive bridging faults in CMOS (micro)-pipelined circuit...
UnrestrictedMany studies show that bridging defects are major causes of fabrication failures. A brid...
In this paper we propose a new hybrid (logic+I DDQ ) testing strategy for efficient bridging fault (...
Abstract: Inductance of on-chip interconnects gives rise to signal overshoots and undershoots that c...
The growing dispersion of parameters in CMOS ICs poses relevant uncertainties on gate output conduct...
This paper introduces a new fault simulation methodology based onsymbolic handling of fault effects....
Currently, Very Large Scale Integrated (VLSI) circuits and the resulting digital systems are widely ...
This paper introduces a new fault simulation methodology based on symbolic handling of fault effects...
Feedback bridging faults may give rise to oscillations within integrated circuits. This work mainly ...
We study the behavior of feedback bridging faults with non-zero bridge resistance. We demonstrate th...
We describe a system for generating accurate tests for bridge faults (with or without feedback) in C...
In this paper we give an overview of recent work in extraction, simulation, and IDDQ test generation...
The growing dispersion of ICs' parameters poses relevant uncertainties on gate output conductances...
Abstract — In this paper we study the testability of circuits derived from Binary Decision Diagrams ...
A novel algorithm for diagnosing all two-line single bridging faults in combinational circuits is pr...
This paper analyzes the detectability of resistive bridging faults in CMOS (micro)-pipelined circuit...
UnrestrictedMany studies show that bridging defects are major causes of fabrication failures. A brid...
In this paper we propose a new hybrid (logic+I DDQ ) testing strategy for efficient bridging fault (...
Abstract: Inductance of on-chip interconnects gives rise to signal overshoots and undershoots that c...
The growing dispersion of parameters in CMOS ICs poses relevant uncertainties on gate output conduct...
This paper introduces a new fault simulation methodology based onsymbolic handling of fault effects....
Currently, Very Large Scale Integrated (VLSI) circuits and the resulting digital systems are widely ...
This paper introduces a new fault simulation methodology based on symbolic handling of fault effects...