Although preliminary analysis frameworks point out the performance speed-ups achievable by on-chip networks with respect to state-of-the-art interconnects, the area concern remains one of the most daunting challenges to make this interconnect technology mainstream. A common approach to relieve the problem consists of sharing most of network interface resources among a number of processor cores. However, buffering resources need to be replicated and control logic reaches a complexity that limits maximum achievable frequency. This paper proposes full sharing of network interface resources, including buffers, thus trading performance for area. While area improvements are significant, a number of physical and system-level effects might mitigate...
Abstract At the physical layer of Network-on-Chip (NoC) implementations, blocks and switches are al...
Networks-on-Chip are seen as a scalable solution for facilitating the development of Systems-on-Chip...
Conference PaperProgrammable network interfaces provide the potential to extend the functionality of...
Although preliminary analysis frameworks point out the performance speed-ups achievable by on-chip n...
Network-on-Chip (NoC) architectures have been adopted by a growing number of multi-core designs as a...
Abstract — The increasing wire delay constraints in deep sub-micron VLSI designs have led to the eme...
Network-on-Chip (NoC) architectures provide a scalable so-lution to the wire delay constraints in de...
Virtual channels are an appealing flow control technique for on-chip interconnection networks (NoCs)...
Designing a complex system-on-a-chip poses many challenges. Network on chip (NOC) is an architectura...
In this paper, we present a network interface (NI) for an on-chip network. Our NI decouples computat...
Energy and power density have forced the industry to introduce many-cores where a large number of pr...
In a network-on-chip (NoC) based system, the NoC is a shared resource among multiple processor cores...
In this paper we present a network interface for an on-chip network. Our network interface decouples...
Networks on Chip presents a variety of topics, problems and approaches with the common theme to syst...
The main aim of this thesis is to propose enhancing techniques for the performance in Networks on Ch...
Abstract At the physical layer of Network-on-Chip (NoC) implementations, blocks and switches are al...
Networks-on-Chip are seen as a scalable solution for facilitating the development of Systems-on-Chip...
Conference PaperProgrammable network interfaces provide the potential to extend the functionality of...
Although preliminary analysis frameworks point out the performance speed-ups achievable by on-chip n...
Network-on-Chip (NoC) architectures have been adopted by a growing number of multi-core designs as a...
Abstract — The increasing wire delay constraints in deep sub-micron VLSI designs have led to the eme...
Network-on-Chip (NoC) architectures provide a scalable so-lution to the wire delay constraints in de...
Virtual channels are an appealing flow control technique for on-chip interconnection networks (NoCs)...
Designing a complex system-on-a-chip poses many challenges. Network on chip (NOC) is an architectura...
In this paper, we present a network interface (NI) for an on-chip network. Our NI decouples computat...
Energy and power density have forced the industry to introduce many-cores where a large number of pr...
In a network-on-chip (NoC) based system, the NoC is a shared resource among multiple processor cores...
In this paper we present a network interface for an on-chip network. Our network interface decouples...
Networks on Chip presents a variety of topics, problems and approaches with the common theme to syst...
The main aim of this thesis is to propose enhancing techniques for the performance in Networks on Ch...
Abstract At the physical layer of Network-on-Chip (NoC) implementations, blocks and switches are al...
Networks-on-Chip are seen as a scalable solution for facilitating the development of Systems-on-Chip...
Conference PaperProgrammable network interfaces provide the potential to extend the functionality of...