This paper analyzes the detectability of resistive bridging faults in CMOS (micro)-pipelined circuits. Logic and electrical level detection conditions are provided for functional and Iddq testing techniques. The kind of operations and the sensitivity to dynamic fault effects of pipelined circuits make such conditions more complex than in the combinational case. In particular, it is shown that the kind of used latches has a relevant impact on fault coverage, and should be carefully accounted in test generation and fault simulation. Finally, guidelines are drawn for the extension of combinational test generation and fault simulation algorithms to the considered case
We study the behavior of feedback bridging faults with non-zero bridge resistance. We demonstrate th...
Download Citation Email Print Request Permissions Feedback bridging faults may giv...
An efficient automatic test pattern generator for I$\sb{DDQ}$ current testing of CMOS digital circui...
UnrestrictedMany studies show that bridging defects are major causes of fabrication failures. A brid...
In this paper we give an overview of recent work in extraction, simulation, and IDDQ test generation...
In this paper we propose a new hybrid (logic+I DDQ ) testing strategy for efficient bridging fault (...
This paper investigates the detection of parametric bridging and delay faults affecting the function...
Resistive defects are gaining importance in very-deepsubmicron technologies, but their detection con...
[[abstract]]This paper presents BIFEST, an ATPG system that employs the built-in intermediate voltag...
The growing dispersion of ICs' parameters poses relevant uncertainties on gate output conductances...
Abstract: Testability analysis of basic and complex logic gates employing complementary pass transis...
[[abstract]]This paper presents the BIFEST, an ATPG system that combines the conventional ATPG proce...
The growing dispersion of parameters in CMOS ICs poses relevant uncertainties on gate output conduct...
This paper describes use of a previously proposed test generation program named Jethro to detect the...
This paper presents a probabilistic approach to the detection of analog faults (i.e., transistors st...
We study the behavior of feedback bridging faults with non-zero bridge resistance. We demonstrate th...
Download Citation Email Print Request Permissions Feedback bridging faults may giv...
An efficient automatic test pattern generator for I$\sb{DDQ}$ current testing of CMOS digital circui...
UnrestrictedMany studies show that bridging defects are major causes of fabrication failures. A brid...
In this paper we give an overview of recent work in extraction, simulation, and IDDQ test generation...
In this paper we propose a new hybrid (logic+I DDQ ) testing strategy for efficient bridging fault (...
This paper investigates the detection of parametric bridging and delay faults affecting the function...
Resistive defects are gaining importance in very-deepsubmicron technologies, but their detection con...
[[abstract]]This paper presents BIFEST, an ATPG system that employs the built-in intermediate voltag...
The growing dispersion of ICs' parameters poses relevant uncertainties on gate output conductances...
Abstract: Testability analysis of basic and complex logic gates employing complementary pass transis...
[[abstract]]This paper presents the BIFEST, an ATPG system that combines the conventional ATPG proce...
The growing dispersion of parameters in CMOS ICs poses relevant uncertainties on gate output conduct...
This paper describes use of a previously proposed test generation program named Jethro to detect the...
This paper presents a probabilistic approach to the detection of analog faults (i.e., transistors st...
We study the behavior of feedback bridging faults with non-zero bridge resistance. We demonstrate th...
Download Citation Email Print Request Permissions Feedback bridging faults may giv...
An efficient automatic test pattern generator for I$\sb{DDQ}$ current testing of CMOS digital circui...