We present a co-simulation environment for multiprocessor architectures, that is based on SystemC and allows a transparent integration of instruction set simulators (ISSs) within the SystemC simulation framework. The integration is based on the well-known concept of bus wrapper, that realizes the interface between the ISS and the simulator.The proposed solution uses an ISS-wrapper interface based on the standard gdb remote debugging interface, and implements two alternative schemes that differ in the amount of communication they require.The two approaches provide different degrees of tradeoff between simulation granularity and speed, and show significant speedup with respect to a micro-architectural, full SystemC simulation of the system de...
www.imm.dtu.dk Reaching deep sub-micron technology within the near future makes it possible to imple...
SystemC TLM based virtual prototypes have become the main tool in industry and research for concurre...
Co-simulation strategies allow to simulate and verify HW/SW embedded systems before the real platfor...
We present a co-simulation environment for multiprocessor architectures, that is based on SystemC an...
In a system-level design flow, the transition from a high-level description entry implies the refine...
The SystemC simulation framework provides a generic design environment for multiprocessor architectu...
The paper presents a system level co-simulation methodology for modeling, validating, and analyzing ...
During the last years, the productivity of digital electronic systems has not been able to keep pace...
During the last years, the productivity of digital electronic systems has not been able to keep pac...
SystemC is becoming the reference language for hardware description in EDA community. It is suitable...
International audienceThe development of embedded systems requires the development of increasingly c...
International audienceThe development of embedded systems requires the development of increasingly c...
International audienceThe development of embedded systems requires the development of increasingly c...
In the recent years, multi-core processors prove their ex-tensive use in the area of System-on-Chip ...
This work focuses on the HW/SW co-simulation of complex systems consisting of several independent CP...
www.imm.dtu.dk Reaching deep sub-micron technology within the near future makes it possible to imple...
SystemC TLM based virtual prototypes have become the main tool in industry and research for concurre...
Co-simulation strategies allow to simulate and verify HW/SW embedded systems before the real platfor...
We present a co-simulation environment for multiprocessor architectures, that is based on SystemC an...
In a system-level design flow, the transition from a high-level description entry implies the refine...
The SystemC simulation framework provides a generic design environment for multiprocessor architectu...
The paper presents a system level co-simulation methodology for modeling, validating, and analyzing ...
During the last years, the productivity of digital electronic systems has not been able to keep pace...
During the last years, the productivity of digital electronic systems has not been able to keep pac...
SystemC is becoming the reference language for hardware description in EDA community. It is suitable...
International audienceThe development of embedded systems requires the development of increasingly c...
International audienceThe development of embedded systems requires the development of increasingly c...
International audienceThe development of embedded systems requires the development of increasingly c...
In the recent years, multi-core processors prove their ex-tensive use in the area of System-on-Chip ...
This work focuses on the HW/SW co-simulation of complex systems consisting of several independent CP...
www.imm.dtu.dk Reaching deep sub-micron technology within the near future makes it possible to imple...
SystemC TLM based virtual prototypes have become the main tool in industry and research for concurre...
Co-simulation strategies allow to simulate and verify HW/SW embedded systems before the real platfor...