Flexibility and high efficiency are common design drivers in the embedded systems domain. Coarse-grained recon- figurable coprocessors can tackle these issues, but they suffer of complex design, debugging and applications mapping problems. In this paper, we propose an automated design flow that aids developers in design and managing coarse-grained reconfigurable coprocessors. It provides both the hardware IP and the software drivers, featuring two different levels of coupling with the host processor. The presented solution has been tested on a JPEG codec, targeting a commercial Xilinx Virtex-5 FPGA
ISBN: 978-1-4244-5309-2 - WOSInternational audienceThe elaboration of new and innovative systems suc...
The subject of this work is the design and the implementation of hardware components which can accel...
Reconfigurable Computers (RCs) with hardware (FPGA) co-processors can achieve significant performanc...
Flexibility and high efficiency are common design drivers in the embedded systems domain. Coarse-gr...
Specialized hardware infrastructures for efficient multi-application runtime reconfigurable platform...
The implementation of processing platforms supporting multiple applications by runtime reconfigurati...
This paper presents a coarse-grain reconfigurable machine used as a coprocessor to speed up the exec...
This paper presents a structured application design trajectory to transform media-processing applica...
Abstract – Coarse-grained reconfigurable architectures have become more attractive with the increasi...
Abstract—Hardware accelerators are widely adopted to speed up computationally onerous applications. ...
A new reconfigurable architectural template is presented. Such a template is composed of coarse-grai...
Increasing silicon area and inter-chip communication costs allow and require that modern general pur...
This paper proposes a reconfigurable coprocessor based implementation for the forthcoming standard J...
Many image-processing algorithms require several stages to be processed that cannot be resolved by ...
International audienceMany reconfigurable hardware architectures have been proposed so far, ranging ...
ISBN: 978-1-4244-5309-2 - WOSInternational audienceThe elaboration of new and innovative systems suc...
The subject of this work is the design and the implementation of hardware components which can accel...
Reconfigurable Computers (RCs) with hardware (FPGA) co-processors can achieve significant performanc...
Flexibility and high efficiency are common design drivers in the embedded systems domain. Coarse-gr...
Specialized hardware infrastructures for efficient multi-application runtime reconfigurable platform...
The implementation of processing platforms supporting multiple applications by runtime reconfigurati...
This paper presents a coarse-grain reconfigurable machine used as a coprocessor to speed up the exec...
This paper presents a structured application design trajectory to transform media-processing applica...
Abstract – Coarse-grained reconfigurable architectures have become more attractive with the increasi...
Abstract—Hardware accelerators are widely adopted to speed up computationally onerous applications. ...
A new reconfigurable architectural template is presented. Such a template is composed of coarse-grai...
Increasing silicon area and inter-chip communication costs allow and require that modern general pur...
This paper proposes a reconfigurable coprocessor based implementation for the forthcoming standard J...
Many image-processing algorithms require several stages to be processed that cannot be resolved by ...
International audienceMany reconfigurable hardware architectures have been proposed so far, ranging ...
ISBN: 978-1-4244-5309-2 - WOSInternational audienceThe elaboration of new and innovative systems suc...
The subject of this work is the design and the implementation of hardware components which can accel...
Reconfigurable Computers (RCs) with hardware (FPGA) co-processors can achieve significant performanc...