Switch Allocation (SA) holds a critical stage in Network-on-Chip (NoC) routers, its performance gets affected adversely due to Head-of-Line (HoL) blocking. In traditionally used Input-Queued Routers (IQR), packets are arranged in a particular order in each Virtual Channel (VC). This implementation is vulnerable to HoL blocking, as the switch allocator can allocate only those packets which are available at the head in a VC. In this paper, Swapped Buffer (SB) Router architecture is proposed to schedule packets in input buffers by using SB registers. The VCs are designed as SBs, this allows the packets stored in SB registers along with the head packet of VC to participate in SA. The concept of the SB register minimizes the conflicts in SA and ...
Network-on-chip (NoC) is an emerging interconnect infrastructure to address the scalability limitati...
Moore's prediction has been used to set targets for research and development in semiconductor indust...
The present contribution explores the design space for vir-tual channel (VC) and switch allocators i...
Switch Allocation (SA) holds a critical stage in Network-on-Chip (NoC) routers, its performance gets...
Asynchronous circuits are usually applied for the communications between multiple clock-domain block...
Router’s buffer design and management strongly influence energy, area and performance of on-chip net...
Network-on-chip (NoC) has emerged as a imperative aspect that determines the performance and power c...
AbstractThe growing complexity of systems-on-chip (SoCs) pushes researchers to propose replacing the...
Moore's prediction has been used to set targets for research and development in semiconductor indust...
Network-on-chip (NoC) designs are based on a compromise among latency, power dissipation, or energy,...
As the feature size is continuously decreasing and integration density is increasing, interconnectio...
AbstractGrowing number of on-chip cores requires the introduction of an efficient communication stru...
"© 2016 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for ...
Chip multiprocessors (CMPs) are now popular design paradigm for microprocessors due to their power, ...
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, VOL. 24, NO. 7, JULY 2013This paper presents ...
Network-on-chip (NoC) is an emerging interconnect infrastructure to address the scalability limitati...
Moore's prediction has been used to set targets for research and development in semiconductor indust...
The present contribution explores the design space for vir-tual channel (VC) and switch allocators i...
Switch Allocation (SA) holds a critical stage in Network-on-Chip (NoC) routers, its performance gets...
Asynchronous circuits are usually applied for the communications between multiple clock-domain block...
Router’s buffer design and management strongly influence energy, area and performance of on-chip net...
Network-on-chip (NoC) has emerged as a imperative aspect that determines the performance and power c...
AbstractThe growing complexity of systems-on-chip (SoCs) pushes researchers to propose replacing the...
Moore's prediction has been used to set targets for research and development in semiconductor indust...
Network-on-chip (NoC) designs are based on a compromise among latency, power dissipation, or energy,...
As the feature size is continuously decreasing and integration density is increasing, interconnectio...
AbstractGrowing number of on-chip cores requires the introduction of an efficient communication stru...
"© 2016 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for ...
Chip multiprocessors (CMPs) are now popular design paradigm for microprocessors due to their power, ...
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, VOL. 24, NO. 7, JULY 2013This paper presents ...
Network-on-chip (NoC) is an emerging interconnect infrastructure to address the scalability limitati...
Moore's prediction has been used to set targets for research and development in semiconductor indust...
The present contribution explores the design space for vir-tual channel (VC) and switch allocators i...