In this work different generations of field effect tunneling transistor (TFET) are evaluated through DC digital and analog figures of merits. For TFET devices the main digital figure of merit is the subthreshold slope (SS), while for analog application the intrinsic voltage gain (Av) is the most important one. For the early generations, that are based on silicon, the SS does not reach values smaller than 60mV/dec at room temperature, however, the Av reaches values up to 80 dB, showing to be promising for analog applications. As the TFETs were being optimized for digital applications and consequently presenting better switching performance, the intrinsic voltage gain moves in the opposite direction. This opposite trend is related to which tr...
In this work, we investigate by means of simulations the performance of basic digital, analog, and m...
Driven by a strong demand for mobile and portable electronics, the chip market will undoubtedly imp...
In this paper we present a silicon tunnel FET based on line-tunneling to achieve better subthreshold...
As the conventional metal oxide semiconductor field-effect transistor (MOSFET) keep scaling down to ...
A platform for benchmarking tunnel field-effect transistors (TFETs) for analog applications is prese...
In this paper, the analog/mixed-signal performance is evaluated at device and circuit levels for a I...
As number of transistors per unit area in integrated circuits increases, power dissipation of the ch...
Continuing scaling of transistors as density approaches the terascale regime (1012 devices/cm2) requ...
As the physical dimensions of the MOSFET have been scaling, the supply voltage has not scaled accord...
A variant tunnel field effect transistor structure called the binary tunnel field effect transistor ...
Power consumption has been among the most important challenges for electronics industry and transist...
The use of interband tunneling to obtain steep subthreshold transistors at less than 0.5 V is descri...
In this paper, the analog/mixed-signal performance is evaluated at device and circuit levels for a I...
Traditional metal-oxide-semiconductor field effect transistor scaling has advanced successfully over...
In this paper, the potential of Tunnel FETs (TFETs) for ultra-low power operation is investigated in...
In this work, we investigate by means of simulations the performance of basic digital, analog, and m...
Driven by a strong demand for mobile and portable electronics, the chip market will undoubtedly imp...
In this paper we present a silicon tunnel FET based on line-tunneling to achieve better subthreshold...
As the conventional metal oxide semiconductor field-effect transistor (MOSFET) keep scaling down to ...
A platform for benchmarking tunnel field-effect transistors (TFETs) for analog applications is prese...
In this paper, the analog/mixed-signal performance is evaluated at device and circuit levels for a I...
As number of transistors per unit area in integrated circuits increases, power dissipation of the ch...
Continuing scaling of transistors as density approaches the terascale regime (1012 devices/cm2) requ...
As the physical dimensions of the MOSFET have been scaling, the supply voltage has not scaled accord...
A variant tunnel field effect transistor structure called the binary tunnel field effect transistor ...
Power consumption has been among the most important challenges for electronics industry and transist...
The use of interband tunneling to obtain steep subthreshold transistors at less than 0.5 V is descri...
In this paper, the analog/mixed-signal performance is evaluated at device and circuit levels for a I...
Traditional metal-oxide-semiconductor field effect transistor scaling has advanced successfully over...
In this paper, the potential of Tunnel FETs (TFETs) for ultra-low power operation is investigated in...
In this work, we investigate by means of simulations the performance of basic digital, analog, and m...
Driven by a strong demand for mobile and portable electronics, the chip market will undoubtedly imp...
In this paper we present a silicon tunnel FET based on line-tunneling to achieve better subthreshold...