Whereas contemporary Last Level Cache (LLC) designs occupy a significant fraction of total die area in chip-multiprocessors (CMPs), approaches to deal with the vulnerability increase of LLC against Single Event Upset (SEU) and Multi-Bit Upsets (MBUs) are sought. In this paper, we focus on reliability assessment of eDRAM LLC to propose a more accurate and application-relevant vulnerability estimation approach compared to conventional LLC SEU analysis methods. In particular, the eDRAM Bit Upset Vulnerability Factor (BUVF) is proposed and an algorithm is developed to assess its behavior for soft errors using experimental benchmark suites. BUVF explicitly targets the vulnerable portion of the eDRAM refresh cycle where the critical charge varies...
While technology scaling enables increased density for memory cells, the intrinsic high leakage powe...
Modern nanoscale devices with storage capacity typically implement error correction codes (ECCs) in ...
With the scaling of technology, transient errors caused by external particle strikes have become a c...
2012-01-31Benchmarking the FIT (failures in time of 1E9 hours) rates of caches due to soft errors is...
Cache memory is a fundamental component of all modern microprocessors. Caches provide for efficient ...
Due to the growing trend that a Single Event Upset (SEU) can cause spatial Multi-Bit Upsets (MBUs), ...
Soft errors (also called transient errors, or single event upsets) are one of the vital errors that ...
Cache memory is a fundamental component of all modern microprocessors. Caches provide for efficient ...
Abstract—With increasing parameter variations in nanometer technologies, on-chip cache in processor ...
Improving energy efficiency is critical to increasing computing capability, from mobile devices oper...
Continuous technology scaling has brought us to a point, where transistors have become extremely sus...
Low voltage operation and small device sizes reduce the critical charge stored in a SRAM cell making...
Cosmic-ray induced soft errors in cache memories are becoming a major threat to the reliability of m...
Abstract—The reliability of memory systems that are exposed to soft errors has been studied in the p...
Safety-critical systems (SCS) may experience soft errors due to upsets caused by externalevents such...
While technology scaling enables increased density for memory cells, the intrinsic high leakage powe...
Modern nanoscale devices with storage capacity typically implement error correction codes (ECCs) in ...
With the scaling of technology, transient errors caused by external particle strikes have become a c...
2012-01-31Benchmarking the FIT (failures in time of 1E9 hours) rates of caches due to soft errors is...
Cache memory is a fundamental component of all modern microprocessors. Caches provide for efficient ...
Due to the growing trend that a Single Event Upset (SEU) can cause spatial Multi-Bit Upsets (MBUs), ...
Soft errors (also called transient errors, or single event upsets) are one of the vital errors that ...
Cache memory is a fundamental component of all modern microprocessors. Caches provide for efficient ...
Abstract—With increasing parameter variations in nanometer technologies, on-chip cache in processor ...
Improving energy efficiency is critical to increasing computing capability, from mobile devices oper...
Continuous technology scaling has brought us to a point, where transistors have become extremely sus...
Low voltage operation and small device sizes reduce the critical charge stored in a SRAM cell making...
Cosmic-ray induced soft errors in cache memories are becoming a major threat to the reliability of m...
Abstract—The reliability of memory systems that are exposed to soft errors has been studied in the p...
Safety-critical systems (SCS) may experience soft errors due to upsets caused by externalevents such...
While technology scaling enables increased density for memory cells, the intrinsic high leakage powe...
Modern nanoscale devices with storage capacity typically implement error correction codes (ECCs) in ...
With the scaling of technology, transient errors caused by external particle strikes have become a c...