Nanometric CMOS is likely to experience the occurrence of a single event causing a multiple-node upset. This paper presents a novel memory cell design as variant of the DICE cell (that is tolerant to only a single event with a single-node upset). The proposed design is referred to as TDICE and uses transistors to block the paths that connect a node to the next node in the feed- back loop of the memory cell circuit. The use of these transistors hardens the cell to tolerate a single event with a multiple-node upset at a large value of critical charge. Extensive simulation results are provided to assess TDICE with respect to traditional circuit figures of merit such as area, power consumption, and delay as well as PVT variations. The simulatio...
In future nanotechnologies failure densities are predicted to be several orders of magnitude higher ...
Latches based on the Dual Interlocked storage Cell or DICE are very tolerant to Single Event Upsets ...
We have studied Single Event Effects in static and dynamic registers designed in a quarter micron CM...
Nanometric CMOS is likely to experience the occurrence of a single event causing a multiple-node ups...
Dual-Interlocked-Cell (DICE) latches are tolerant to SingleEvent Effects (SEE) by design owing to in...
This paper introduces a novel design for a multiple node upset tolerant flip-flop. This design uses ...
In radioactive environments, particle strikes can induce transient errors in integrated circuits (IC...
Fully Depleted Silicon on Insulator (FD SOI) technology nodes provide better resistance to single ev...
less than the DICE configuration (hence incurring in a smaller over-head in layout and area). Moreov...
Comparison elements on base the STG DICE cell and the logical element “Exclusive OR” for a content-a...
International audienceFirst, this paper proposes a double-node-upset (DNU)-completely-tolerant (DNUC...
The 21st century is witnessing a tremendous demand for transistors. Life amenities have incorporated...
This paper presents the design of hardened translation lookaside buffer based on Spaced Transistor G...
In a near future of high-density and low-power technologies, the study of soft errors will not only ...
We have studied single event effects in static and dynamic registers designed in a quarter micron CM...
In future nanotechnologies failure densities are predicted to be several orders of magnitude higher ...
Latches based on the Dual Interlocked storage Cell or DICE are very tolerant to Single Event Upsets ...
We have studied Single Event Effects in static and dynamic registers designed in a quarter micron CM...
Nanometric CMOS is likely to experience the occurrence of a single event causing a multiple-node ups...
Dual-Interlocked-Cell (DICE) latches are tolerant to SingleEvent Effects (SEE) by design owing to in...
This paper introduces a novel design for a multiple node upset tolerant flip-flop. This design uses ...
In radioactive environments, particle strikes can induce transient errors in integrated circuits (IC...
Fully Depleted Silicon on Insulator (FD SOI) technology nodes provide better resistance to single ev...
less than the DICE configuration (hence incurring in a smaller over-head in layout and area). Moreov...
Comparison elements on base the STG DICE cell and the logical element “Exclusive OR” for a content-a...
International audienceFirst, this paper proposes a double-node-upset (DNU)-completely-tolerant (DNUC...
The 21st century is witnessing a tremendous demand for transistors. Life amenities have incorporated...
This paper presents the design of hardened translation lookaside buffer based on Spaced Transistor G...
In a near future of high-density and low-power technologies, the study of soft errors will not only ...
We have studied single event effects in static and dynamic registers designed in a quarter micron CM...
In future nanotechnologies failure densities are predicted to be several orders of magnitude higher ...
Latches based on the Dual Interlocked storage Cell or DICE are very tolerant to Single Event Upsets ...
We have studied Single Event Effects in static and dynamic registers designed in a quarter micron CM...