In this paper, a simple topology to reduce delay variations in domino logic gates is discussed. According to a previous analysis by the same authors, the feedback loop implemented by the keeper transistor and the output inverter gate is responsible for a delay variability increase, compared to static CMOS logic. The proposed strategy reduces the loop gain associated with this feedback loop, and hence its impact on delay variations. As a result, delay variations associated with the keeper insertion are lowered by approximately 50%, with no penalty in area, noise margin and nominal performance
Noise is becoming a major concern in digital systems due to the insistent scaling development in dev...
The dynamic circuits are supposed to offer superior speed and low power dissipation over static CMOS...
In this paper, two circuits, namely Footer Voltage Controlled Dual Keeper domino logic (FVCDK) and F...
In this paper, a simple topology to reduce delay variations in domino logic gates is discussed. Acco...
In this paper, a simple topology to reduce delay variations in domino logic gates is discussed. Acco...
[[abstract]]Factors of delay variation, such as process variation and noise effects, may cause a man...
In this paper, the effect of process variations on the delay is analyzed in depth for the static and...
In this paper, the effect of process variations on the delay is analyzed in depth for the static and...
In this paper, the effect of process variations on the delay is analyzed in depth for the static and...
A variable threshold voltage keeper circuit technique is proposed for simultaneous power reduction a...
Abstract: Reduction of propagation delay is very important for high speed applications. This paper g...
The dynamic circuits are supposed to offer superior speed and low power dissipation over static CMOS...
A low power keeper circuit using the concept of rate sensing has been proposed. The proposed techniq...
Abstract – Four different dynamic circuit techniques are proposed in this paper for lowering the act...
A low power keeper circuit using the concept of rate sensing has been proposed. The proposed techniq...
Noise is becoming a major concern in digital systems due to the insistent scaling development in dev...
The dynamic circuits are supposed to offer superior speed and low power dissipation over static CMOS...
In this paper, two circuits, namely Footer Voltage Controlled Dual Keeper domino logic (FVCDK) and F...
In this paper, a simple topology to reduce delay variations in domino logic gates is discussed. Acco...
In this paper, a simple topology to reduce delay variations in domino logic gates is discussed. Acco...
[[abstract]]Factors of delay variation, such as process variation and noise effects, may cause a man...
In this paper, the effect of process variations on the delay is analyzed in depth for the static and...
In this paper, the effect of process variations on the delay is analyzed in depth for the static and...
In this paper, the effect of process variations on the delay is analyzed in depth for the static and...
A variable threshold voltage keeper circuit technique is proposed for simultaneous power reduction a...
Abstract: Reduction of propagation delay is very important for high speed applications. This paper g...
The dynamic circuits are supposed to offer superior speed and low power dissipation over static CMOS...
A low power keeper circuit using the concept of rate sensing has been proposed. The proposed techniq...
Abstract – Four different dynamic circuit techniques are proposed in this paper for lowering the act...
A low power keeper circuit using the concept of rate sensing has been proposed. The proposed techniq...
Noise is becoming a major concern in digital systems due to the insistent scaling development in dev...
The dynamic circuits are supposed to offer superior speed and low power dissipation over static CMOS...
In this paper, two circuits, namely Footer Voltage Controlled Dual Keeper domino logic (FVCDK) and F...