In this paper, the influence of the clock slope on the speed of various classes of flip-flops (FFs) and on the overall energy dissipation of both FFs and clock domain buffers is analyzed. Analysis shows that an optimum clock slope exists, which minimizes the energy spent in a clock domain. Results show that the clock slope requirement can be relaxed with respect to traditional assumptions, leading up to 30-40% energy savings and at a very small speed performance penalty. The effectiveness of the clock slope optimization is discussed in detail for the existing classes of FFs. The impact of such an optimization in terms of additive skew and jitter contributions is discussed, together to the analysis of the impact of technology scaling. Extens...
Two novel low power flip-flops are presented in the paper. Proposed flip-flops use new gating techni...
clock system is one of the major power consuming component. It consumes around 40 % of the total sys...
This book provides a unified treatment of Flip-Flop design and selection in nanometer CMOS VLSI syst...
In this paper, the influence of the clock slope on the speed of various classes of flip-flops (FFs) ...
In this paper, an optimization strategy is proposed for Dual Edge-Triggered (DET) clock distribution...
Flip-flops are one of the most power-consuming components of digital circuits. Even when there is no...
Energy consumption has become one of the important factors in digital systems, because of the requir...
A significant fraction of the total power in highly synchronous systems is dissipated over clock net...
Flip-Flops are off many types. Choosing the correct type FF for any application is very important to...
The power consumption is critically important in modern VLSI circuits especially for low-power appli...
In this paper, split into Part I and II, the impact of variations on single-edge triggered flip-flop...
In this Part II of the paper, a comparison of the most representative flip-flop (FF) classes and top...
In this paper (split into Part I and II), an extensive comparison of existing flip-flop (FF) classes...
Two novel low power flip-flops are presented in the paper. Proposed flip-flops use new gating techni...
clock system is one of the major power consuming component. It consumes around 40 % of the total sys...
This book provides a unified treatment of Flip-Flop design and selection in nanometer CMOS VLSI syst...
In this paper, the influence of the clock slope on the speed of various classes of flip-flops (FFs) ...
In this paper, an optimization strategy is proposed for Dual Edge-Triggered (DET) clock distribution...
Flip-flops are one of the most power-consuming components of digital circuits. Even when there is no...
Energy consumption has become one of the important factors in digital systems, because of the requir...
A significant fraction of the total power in highly synchronous systems is dissipated over clock net...
Flip-Flops are off many types. Choosing the correct type FF for any application is very important to...
The power consumption is critically important in modern VLSI circuits especially for low-power appli...
In this paper, split into Part I and II, the impact of variations on single-edge triggered flip-flop...
In this Part II of the paper, a comparison of the most representative flip-flop (FF) classes and top...
In this paper (split into Part I and II), an extensive comparison of existing flip-flop (FF) classes...
Two novel low power flip-flops are presented in the paper. Proposed flip-flops use new gating techni...
clock system is one of the major power consuming component. It consumes around 40 % of the total sys...
This book provides a unified treatment of Flip-Flop design and selection in nanometer CMOS VLSI syst...