We evaluate the leakage reduction for both instruction and data cache in presence of drowsy or decay techniques. We discovered that a filter cache, traditionally used for reducing active power, can help reduce also leakage. The key idea is to reduce the lifetime of the lines that are in high-power state inside a leakage-saving cache. Power consumption has become one of the main concerns for designers, together with the performance. Caches account for the largest fraction of on-chip transistors in most modern processors. Therefore, they are a primary candidate for attacking the problem of the leakage. In average, for instruction cache 24\% improvement in leakage savings and 1.5\% in IPC (Instruction Per Cycle) can be achieved with respect to...
Abstract—Reducing the supply voltage to reduce dynamic power consumption in CMOS devices, inadverten...
4th Workshop on Optimizations for DSP and Embedded Systems : March 26, 2006 : Manhattan, New York, N...
A number of techniques to reduce cache leakage have so far been proposed. However, it is not clear t...
We evaluate the leakage reduction for both instruction and data cache in presence of drowsy or decay...
If current technology scaling trends hold, leakage power dissipation will soon become the dominant s...
Leakage power in data cache memories represents a sizable fraction of total power consumption, and m...
Leakage power in cache memories represents a sizable fraction of total power consumption, and many t...
Leakage power in data cache memories represents a sizable fraction of total power consumption, and m...
On-chip caches represent a sizeable fraction of the total power consumption of microprocessors. Alth...
In this paper, a technique to reduce the leakage power consumption in embedded drowsy instruction c...
As the transistor feature sizes and threshold voltages reduce, leakage energy consumption has become...
Power dissipation is increasingly important in CPUs rang-ing from those intended for mobile use, all...
Leakage power in data cache memories represents a sizable fraction of total power consumption, and m...
On-chip L1 and L2 caches dissipate a sizeable fraction of the total power of processors. As feature ...
Recent studies have shown that peripheral circuits, including decoders, wordline drivers, input and ...
Abstract—Reducing the supply voltage to reduce dynamic power consumption in CMOS devices, inadverten...
4th Workshop on Optimizations for DSP and Embedded Systems : March 26, 2006 : Manhattan, New York, N...
A number of techniques to reduce cache leakage have so far been proposed. However, it is not clear t...
We evaluate the leakage reduction for both instruction and data cache in presence of drowsy or decay...
If current technology scaling trends hold, leakage power dissipation will soon become the dominant s...
Leakage power in data cache memories represents a sizable fraction of total power consumption, and m...
Leakage power in cache memories represents a sizable fraction of total power consumption, and many t...
Leakage power in data cache memories represents a sizable fraction of total power consumption, and m...
On-chip caches represent a sizeable fraction of the total power consumption of microprocessors. Alth...
In this paper, a technique to reduce the leakage power consumption in embedded drowsy instruction c...
As the transistor feature sizes and threshold voltages reduce, leakage energy consumption has become...
Power dissipation is increasingly important in CPUs rang-ing from those intended for mobile use, all...
Leakage power in data cache memories represents a sizable fraction of total power consumption, and m...
On-chip L1 and L2 caches dissipate a sizeable fraction of the total power of processors. As feature ...
Recent studies have shown that peripheral circuits, including decoders, wordline drivers, input and ...
Abstract—Reducing the supply voltage to reduce dynamic power consumption in CMOS devices, inadverten...
4th Workshop on Optimizations for DSP and Embedded Systems : March 26, 2006 : Manhattan, New York, N...
A number of techniques to reduce cache leakage have so far been proposed. However, it is not clear t...