In this paper a pencil and paper optimized design for CML and ECL gates is proposed. The approaches are based on simple models which show errors lower than 20% compared with Spice simulations. The optimization is performed in terms of bias currents which give the minimum propagation delay, and it is demonstrated that at the cost of a 10% increase in propagation delay we can reduce the power dissipation by 40%. Strategies to optimize the transistor area of the CML gates are also discussed. A comparison between the optimized CML and ECL is made. It shows the advantage of the CML gate with respect to the ECL in terms of propagation delay. However, this feature of CML is paid for in terms of power dissipation. The simple models used and the...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
In this paper a pencil and paper optimized design for CML and ECL gates is proposed. The approaches ...
In this paper a pencil and paper optimized design for CML and ECL gates is proposed. The approaches ...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
In this paper a strategy to design paths consisting of cascaded bipolar CML gates is proposed. In pa...
In this paper a strategy to design paths consisting of cascaded bipolar CML gates is proposed. In pa...
In this paper a strategy to design paths consisting of cascaded bipolar CML gates is proposed. In pa...
A design strategy to optimize the bias currents of low-power cascaded ECL gates is discussed. The re...
A design strategy to optimize the bias currents of low-power cascaded ECL gates is discussed. The re...
A design strategy to optimize the bias currents of low-power cascaded ECL gates is discussed. The re...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
In this paper a pencil and paper optimized design for CML and ECL gates is proposed. The approaches ...
In this paper a pencil and paper optimized design for CML and ECL gates is proposed. The approaches ...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
In this paper a strategy to design paths consisting of cascaded bipolar CML gates is proposed. In pa...
In this paper a strategy to design paths consisting of cascaded bipolar CML gates is proposed. In pa...
In this paper a strategy to design paths consisting of cascaded bipolar CML gates is proposed. In pa...
A design strategy to optimize the bias currents of low-power cascaded ECL gates is discussed. The re...
A design strategy to optimize the bias currents of low-power cascaded ECL gates is discussed. The re...
A design strategy to optimize the bias currents of low-power cascaded ECL gates is discussed. The re...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...