[EN] The continuous raise in the integration scale of CMOS technology has provoked an augment in the fault rate. Particularly, computer memory is affected by Single Cell Upsets (SCU) and Multiple Cell Upsets (MCU). A common method to tolerate errors in this element is the use of Error Correction Codes (ECC). The addition of an ECC introduces a series of overheads: silicon area, power consumption and delay overheads of encoding and decoding circuits, as well as several extra bits added to allow detecting and/or correcting errors. ECC can be designed with different parameters in mind: low redundancy, low delay, error coverage, etc. The idea of this paper is to study the effects produced when adding an ECC to a microprocessor with respect to o...
Major sources of transient errors in microprocessors today include noise and single event upsets. As...
© 2018 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Most server-grade memory systems provide Chipkill-Correct error protection at the expense of power a...
© 2018 IEEE. Personal use of this material is permitted. Permissíon from IEEE must be obtained for a...
The scaling down of electronic devices along with the processing increase, has made them more sens...
Hardware errors become more common as silicon technologies shrink and become more vulnerable, especi...
textOngoing technology improvements and feature size reduction have led to an increase in manufactur...
(c) 2019 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for...
(c) 2015 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for...
In this paper we address the issue of improving ECC correction ability beyond that provided by the s...
Major sources of transient errors in microprocessors today include noise and single event upsets. As...
Single Event Transients (SETs) can be a major concern for combinational circuits. Its importance gro...
Multilevel cell (MLC) memories have been advocated for increasing density at low cost in next genera...
Abstract---Error correction codes (ECCs) have been used for decades to protect memories from soft er...
Special Issue on Defect and Fault ToleranceInternational audienceDrastic device shrinking, power sup...
Major sources of transient errors in microprocessors today include noise and single event upsets. As...
© 2018 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Most server-grade memory systems provide Chipkill-Correct error protection at the expense of power a...
© 2018 IEEE. Personal use of this material is permitted. Permissíon from IEEE must be obtained for a...
The scaling down of electronic devices along with the processing increase, has made them more sens...
Hardware errors become more common as silicon technologies shrink and become more vulnerable, especi...
textOngoing technology improvements and feature size reduction have led to an increase in manufactur...
(c) 2019 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for...
(c) 2015 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for...
In this paper we address the issue of improving ECC correction ability beyond that provided by the s...
Major sources of transient errors in microprocessors today include noise and single event upsets. As...
Single Event Transients (SETs) can be a major concern for combinational circuits. Its importance gro...
Multilevel cell (MLC) memories have been advocated for increasing density at low cost in next genera...
Abstract---Error correction codes (ECCs) have been used for decades to protect memories from soft er...
Special Issue on Defect and Fault ToleranceInternational audienceDrastic device shrinking, power sup...
Major sources of transient errors in microprocessors today include noise and single event upsets. As...
© 2018 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Most server-grade memory systems provide Chipkill-Correct error protection at the expense of power a...