Moore's Law scaling is continuing to yield even higher transistor density with each succeeding process generation, leading to today's multi-core Chip Multi-Processors (CMPs) with tens or even hundreds of interconnected cores or tiles. Unfortunately, deep sub-micron CMOS process technology is marred by increasing susceptibility to wearout. Prolonged operational stress gives rise to accelerated wearout and failure, due to several physical failure mechanisms, including Hot Carrier Injection (HCI) and Negative Bias Temperature Instability (NBTI). Each failure mechanism correlates with different usage-based stresses, all of which can eventually generate permanent faults. While the wearout of an individual core in many-core CMPs may not necessari...
CMOS devices suffer from wearout mechanismsresulting in reliability issues. Negative bias temperatur...
As technology further scales semiconductor devices, aging-induced device degradation has become one ...
Parallel computing challenges in embedded system design results in development of architectures havi...
Moore's Law scaling continues to yield higher transistor density with each succeeding process genera...
Ever since the VLSI process technology crossed the sub-micron threshold, there is an increased inter...
2012-11-21CMOS scaling has enabled greater degree of integration and higher performance but has the ...
Frontend and backend wearout mechanisms are major reliability concerns for modern microprocessors. I...
UnrestrictedDeep submicron semiconductor technologies enable greater degrees of device integration a...
As silicon technologies move into the nanometer regime, transistor reliability is expected to wane a...
In this dissertation, I explore energy and reliability in future NoC (Network-on-Chip) interconnecte...
CMOS feature size scaling has long been the source of dramatic performance gains. However, because v...
As silicon technologies move into the nanometer regime, transistor reliability is expected to wane a...
The trend towards massive parallel computing has necessitated the need for an On-Chip communication ...
As silicon technologies move into the nanometer regime, transistor reliability is expected to wane a...
As silicon continues to scale, transistor reliability is becoming a major concern. At the same time,...
CMOS devices suffer from wearout mechanismsresulting in reliability issues. Negative bias temperatur...
As technology further scales semiconductor devices, aging-induced device degradation has become one ...
Parallel computing challenges in embedded system design results in development of architectures havi...
Moore's Law scaling continues to yield higher transistor density with each succeeding process genera...
Ever since the VLSI process technology crossed the sub-micron threshold, there is an increased inter...
2012-11-21CMOS scaling has enabled greater degree of integration and higher performance but has the ...
Frontend and backend wearout mechanisms are major reliability concerns for modern microprocessors. I...
UnrestrictedDeep submicron semiconductor technologies enable greater degrees of device integration a...
As silicon technologies move into the nanometer regime, transistor reliability is expected to wane a...
In this dissertation, I explore energy and reliability in future NoC (Network-on-Chip) interconnecte...
CMOS feature size scaling has long been the source of dramatic performance gains. However, because v...
As silicon technologies move into the nanometer regime, transistor reliability is expected to wane a...
The trend towards massive parallel computing has necessitated the need for an On-Chip communication ...
As silicon technologies move into the nanometer regime, transistor reliability is expected to wane a...
As silicon continues to scale, transistor reliability is becoming a major concern. At the same time,...
CMOS devices suffer from wearout mechanismsresulting in reliability issues. Negative bias temperatur...
As technology further scales semiconductor devices, aging-induced device degradation has become one ...
Parallel computing challenges in embedded system design results in development of architectures havi...