International audienceAs the CMOS technology is continuously scaling down, nano-scale integrated circuits are becoming susceptible to harsh-radiation induced soft errors, such as double-node upsets (DNUs) and triple-node upsets (TNUs). This paper presents a shuttle C-elements based low-cost and robust latch (namely SCLCRL) that can recover from any TNU in harsh radiation environments. The latch comprises seven primary storage nodes and seven secondary storage nodes. Each pair of primary nodes feeds a secondary node through one C-element (CE) and each pair of secondary nodes feeds a primary node through another CE, forming redundant feedback loops to robustly retain values. Simulation results validate all key TNUs' recoverability features of...
International audienceWith the reduction of technology nodes now reaching 2nm, circuits become incre...
A single event causing a double-node upset is likely to occur in nanometric complementary metal-oxid...
Radiation from terrestrial and space environments is a great danger to integrated circuits (ICs). A ...
International audienceAs the CMOS technology is continuously scaling down, nano-scale integrated cir...
To avoid soft errors in integrated circuits, this paper presents two high-performance latch designs,...
International audienceIn deep nano-scale and high-integration CMOS technologies, storage circuits ha...
Due to semiconductor technology scaling, integrated circuits have become more sensitive to soft erro...
International audienceTo meet the requirements of both costeffectiveness and high reliability for lo...
A high-performance and low power consumption triple-node upset self-recoverable latch (HTNURL) is pr...
International audienceWith the advancement of semiconductor technologies, nano-scale CMOS circuits h...
The charge sharing effect is becoming increasingly severe due to the continuous reduction of semicon...
International audienceThis paper proposes a 4-node-upset (4NU) recoverable and high-impedance-state ...
International audienceWith the aggressive reduction of CMOS transistor feature sizes, the soft error...
International audienceFirst, this paper proposes a double-node-upset (DNU)-completely-tolerant (DNUC...
International audienceThis paper presents a dual-modular-redundancy and dual-level error-interceptio...
International audienceWith the reduction of technology nodes now reaching 2nm, circuits become incre...
A single event causing a double-node upset is likely to occur in nanometric complementary metal-oxid...
Radiation from terrestrial and space environments is a great danger to integrated circuits (ICs). A ...
International audienceAs the CMOS technology is continuously scaling down, nano-scale integrated cir...
To avoid soft errors in integrated circuits, this paper presents two high-performance latch designs,...
International audienceIn deep nano-scale and high-integration CMOS technologies, storage circuits ha...
Due to semiconductor technology scaling, integrated circuits have become more sensitive to soft erro...
International audienceTo meet the requirements of both costeffectiveness and high reliability for lo...
A high-performance and low power consumption triple-node upset self-recoverable latch (HTNURL) is pr...
International audienceWith the advancement of semiconductor technologies, nano-scale CMOS circuits h...
The charge sharing effect is becoming increasingly severe due to the continuous reduction of semicon...
International audienceThis paper proposes a 4-node-upset (4NU) recoverable and high-impedance-state ...
International audienceWith the aggressive reduction of CMOS transistor feature sizes, the soft error...
International audienceFirst, this paper proposes a double-node-upset (DNU)-completely-tolerant (DNUC...
International audienceThis paper presents a dual-modular-redundancy and dual-level error-interceptio...
International audienceWith the reduction of technology nodes now reaching 2nm, circuits become incre...
A single event causing a double-node upset is likely to occur in nanometric complementary metal-oxid...
Radiation from terrestrial and space environments is a great danger to integrated circuits (ICs). A ...