The presence of large current peaks on the power and ground lines is a serious concern for designers of synchronous digital circuits. Current peaks are caused by the simultaneous switching of highly loaded clock lines and by the signal propagation through the sequential logic elements. In this work we propose a methodology for reducing the amplitude of the current peaks. This result is obtained by clock skew optimization. We propose an algorithm that, for a given clock cycle time, determines the clock arrival time at each flip-flop in order to minimize the current peaks while respecting timing constraint. Our results on benchmark circuits show that current peaks can be reduced without penalty on cycle time and average power dissipation. Our...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
In this paper, the influence of the clock slope on the speed of various classes of flip-flops (FFs) ...
Clock gating is an effective technique for minimizing dynamic power in sequential circuits. However,...
The presence of large current peaks on the power and ground lines is a serious concern for designers...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...
[[abstract]]In a digital circuit system, IR drop effect can be alleviated by reducing the peak curre...
Abstract—Power supply noise is fundamentally caused by large current peaks. Since large current peak...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
Although a lot of research efforts have been made in the minimization of the total power consumption...
Among the most challenging tasks of advanced-node IC design is power reduction. In the advanced tech...
[[abstract]]©2009 ACM-In modern sequential VLSI designs, clock tree plays an important role in synch...
The current drop incurred inside the vigour supply in brand-new VLSI chips to could be a major hindr...
Clock skew scheduling has been traditionally considered as a tool for improving the clock period in ...
In modern sequential VLSI designs, clock tree plays an important role in synchronizing different com...
[[abstract]]In modern sequential VLSI designs, clock tree plays an important role in synchronizing d...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
In this paper, the influence of the clock slope on the speed of various classes of flip-flops (FFs) ...
Clock gating is an effective technique for minimizing dynamic power in sequential circuits. However,...
The presence of large current peaks on the power and ground lines is a serious concern for designers...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...
[[abstract]]In a digital circuit system, IR drop effect can be alleviated by reducing the peak curre...
Abstract—Power supply noise is fundamentally caused by large current peaks. Since large current peak...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
Although a lot of research efforts have been made in the minimization of the total power consumption...
Among the most challenging tasks of advanced-node IC design is power reduction. In the advanced tech...
[[abstract]]©2009 ACM-In modern sequential VLSI designs, clock tree plays an important role in synch...
The current drop incurred inside the vigour supply in brand-new VLSI chips to could be a major hindr...
Clock skew scheduling has been traditionally considered as a tool for improving the clock period in ...
In modern sequential VLSI designs, clock tree plays an important role in synchronizing different com...
[[abstract]]In modern sequential VLSI designs, clock tree plays an important role in synchronizing d...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
In this paper, the influence of the clock slope on the speed of various classes of flip-flops (FFs) ...
Clock gating is an effective technique for minimizing dynamic power in sequential circuits. However,...