In this paper, two static random access memory (SRAM) cells that reduce the static power dissipation due to gate and subthreshold leakage currents are presented. The first cell structure results in reduced gate voltages for the NMOS pass transistors, and thus lowers the gate leakage current. It reduces the subthreshold leakage current by increasing the ground level during the idle (inactive) mode. The second cell structure makes use of PMOS pass transistors to lower the gate leakage current. In addition, dual threshold voltage technology with forward body biasing is utilized with this structure to reduce the subthreshold leakage while maintaining performance. Compared to a conventional SRAM cell, the first cell structure decreases the total...
In this paper we have proposed a FinFET based 6T static random access memory (SRAM) cell. FinFET dev...
Abstract — The high demand of embedding more and more functionality in a single chip has enforced th...
The performance of the cell deteriorates, when static random access memory (SRAM) cell is operated b...
Aggressive CMOS scaling results in lower threshold voltage and thin oxide thickness for transistors\...
The reduction of the channel length due to scaling increases the leakage current resulting in a majo...
Abstract — The growing demand for high density VLSI circuits and the exponential dependency of the l...
As the technology in electronic circuits is improving, the complexity in these circuits also increas...
As the development of complex metal oxide semiconductor (CMOS) technology, fast low-power static ran...
As the technology in electronic circuits is improving, the complexity in these circuits also increas...
Because powered widgets are frequently used, the primary goal of electronics is to design low-power ...
The primary aim of electronics is to design low power devices due to the frequent usage of powered w...
In this field research paper explores the design and analysis of Static Random Access Memory (SRAMs)...
Abstract: Static Random-Access Memory (SRAM) occupies approximately 90% of total area on a chip due ...
Abstract — Aggressive CMOS scaling results in low threshold voltage and thin oxide thickness for tra...
The explosive growth of battery operated devices has made low-power design a priority in recent year...
In this paper we have proposed a FinFET based 6T static random access memory (SRAM) cell. FinFET dev...
Abstract — The high demand of embedding more and more functionality in a single chip has enforced th...
The performance of the cell deteriorates, when static random access memory (SRAM) cell is operated b...
Aggressive CMOS scaling results in lower threshold voltage and thin oxide thickness for transistors\...
The reduction of the channel length due to scaling increases the leakage current resulting in a majo...
Abstract — The growing demand for high density VLSI circuits and the exponential dependency of the l...
As the technology in electronic circuits is improving, the complexity in these circuits also increas...
As the development of complex metal oxide semiconductor (CMOS) technology, fast low-power static ran...
As the technology in electronic circuits is improving, the complexity in these circuits also increas...
Because powered widgets are frequently used, the primary goal of electronics is to design low-power ...
The primary aim of electronics is to design low power devices due to the frequent usage of powered w...
In this field research paper explores the design and analysis of Static Random Access Memory (SRAMs)...
Abstract: Static Random-Access Memory (SRAM) occupies approximately 90% of total area on a chip due ...
Abstract — Aggressive CMOS scaling results in low threshold voltage and thin oxide thickness for tra...
The explosive growth of battery operated devices has made low-power design a priority in recent year...
In this paper we have proposed a FinFET based 6T static random access memory (SRAM) cell. FinFET dev...
Abstract — The high demand of embedding more and more functionality in a single chip has enforced th...
The performance of the cell deteriorates, when static random access memory (SRAM) cell is operated b...