This paper presents a 32 Gb/s 16-level pulse amplitude modulation (PAM-16) source-series-terminated transmitter (TX) and a receiver (RX) analog front-end (AFE) in 28 nm FDSOI. The 8-way time-interleaved successive-approximation register (SAR) analog-to-digital-converter (ADC) in the RX AFE has an embedded 2-tap analog feed-forward equalizer. The design objective is to optimize the energy efficiency for the target data rate and the moderate-loss channel. For this purpose, the optimum modulation order that has the least ISI sensitivity for the given equalization capability is decided with a modeling study. All the equalization is performed in the analog domain to avoid the circuit complexity and power consumption disadvantages of the digital ...
With increasing modulation order, a larger number of parallel source-series-terminated (SST) segment...
While the majority of wireline standards use simple binary non-return-to-zero (NRZ) signaling, four-...
Efficient time-interleaved analog-to-digital converters (ADCs) that operate at high sample rates wit...
This paper presents a 32 Gb/s 16-level pulse amplitude modulation (PAM-16) source-series-terminated ...
Abstract—High-speed ADC front-ends in wireline receivers allow for implementing flexible, complex, a...
This article presents a 200-Gb/s pulse amplitude-modulation four-level (PAM-4) and 100-Gb/s non-retu...
Serial input/output (I/O) data rates are increasing in order to support the explosion in network tra...
This paper presents a real-time output 56 GS/s 8 bit time-interleaved analog-to-digital converter (A...
Power efficient analog to digital converter (ADC) based receivers are desired for wireline communica...
There is an ongoing dramatic rise in the volume of internet traffic. Standards such as 56Gb/s OIF v...
Optical communication standards from 100 Gb/s to 200 Gb/s to 400 Gb/s generate the growing demands o...
The ever-growing global internet traffic has increased demand for higher speed data transmission. As...
A four-level pulse-amplitude modulation (PAM-4) transceiver operating up to 64 Gb/s in 28-nm CMOS fu...
Abstract—ADC-BASED serial link receivers are emerging in order to scale data rates over high attenua...
With increasing modulation order, a larger number of parallel source-series-terminated (SST) segment...
With increasing modulation order, a larger number of parallel source-series-terminated (SST) segment...
While the majority of wireline standards use simple binary non-return-to-zero (NRZ) signaling, four-...
Efficient time-interleaved analog-to-digital converters (ADCs) that operate at high sample rates wit...
This paper presents a 32 Gb/s 16-level pulse amplitude modulation (PAM-16) source-series-terminated ...
Abstract—High-speed ADC front-ends in wireline receivers allow for implementing flexible, complex, a...
This article presents a 200-Gb/s pulse amplitude-modulation four-level (PAM-4) and 100-Gb/s non-retu...
Serial input/output (I/O) data rates are increasing in order to support the explosion in network tra...
This paper presents a real-time output 56 GS/s 8 bit time-interleaved analog-to-digital converter (A...
Power efficient analog to digital converter (ADC) based receivers are desired for wireline communica...
There is an ongoing dramatic rise in the volume of internet traffic. Standards such as 56Gb/s OIF v...
Optical communication standards from 100 Gb/s to 200 Gb/s to 400 Gb/s generate the growing demands o...
The ever-growing global internet traffic has increased demand for higher speed data transmission. As...
A four-level pulse-amplitude modulation (PAM-4) transceiver operating up to 64 Gb/s in 28-nm CMOS fu...
Abstract—ADC-BASED serial link receivers are emerging in order to scale data rates over high attenua...
With increasing modulation order, a larger number of parallel source-series-terminated (SST) segment...
With increasing modulation order, a larger number of parallel source-series-terminated (SST) segment...
While the majority of wireline standards use simple binary non-return-to-zero (NRZ) signaling, four-...
Efficient time-interleaved analog-to-digital converters (ADCs) that operate at high sample rates wit...