Chip multiprocessors (CMPs) are expected to be the building blocks for future computer systems. While architecting these emerging CMPs is a challenging problem on its own, programming them is even more challenging. As the number of cores accommodated in chip multiprocessors increases, network-on-chip (NoC) type communication fabrics are expected to replace traditional point-to-point buses. Most of the prior software related work so far targeting CMPs focus on performance and power aspects. However, as technology scales, components of a CMP are being increasingly exposed to both transient and permanent hardware failures. This paper presents and evaluates a compiler-directed power-performance aware reliability enhancement scheme for network-o...
In this dissertation, we study dynamic reliability management (DRM) and dynamic energy management (D...
Network-on-Chip (NoC) is emerging as a critical shared architecture for CMPs (Chip Multi-/Many-Core ...
Network-on-Chip (NoC) is emerging as a critical shared architecture for CMPs (Chip Multi-/Many-Core ...
Chip multiprocessors (CMPs) are expected to be the building blocks for future computer systems. Whil...
In this dissertation, I explore energy and reliability in future NoC (Network-on-Chip) interconnecte...
The small feature sizes in current Networks-on-chip (NoCs) have increased the importance of reliabil...
Chip multiprocessors (CMPs) are promising candidates for the next generation computing platforms to ...
Relentless CMOS scaling coupled with lower design tolerances is making ICs increasingly susceptible ...
As silicon continues to scale, transistor reliability is becoming a major concern. At the same time,...
High performance systems have been widely adopted in many fields and the demand for better performan...
High performance systems have been widely adopted in many fields and the demand for better performan...
Journal ArticleNoise and radiation-induced soft errors (transient faults) in computer systems have i...
In this dissertation, we study dynamic reliability management (DRM) and dynamic energy management (D...
The first step in design of reliable systems is the ability to evaluate the reliability of the syste...
As the feature size scales down to deep nanometer regimes, it has enabled the designers to fabricate...
In this dissertation, we study dynamic reliability management (DRM) and dynamic energy management (D...
Network-on-Chip (NoC) is emerging as a critical shared architecture for CMPs (Chip Multi-/Many-Core ...
Network-on-Chip (NoC) is emerging as a critical shared architecture for CMPs (Chip Multi-/Many-Core ...
Chip multiprocessors (CMPs) are expected to be the building blocks for future computer systems. Whil...
In this dissertation, I explore energy and reliability in future NoC (Network-on-Chip) interconnecte...
The small feature sizes in current Networks-on-chip (NoCs) have increased the importance of reliabil...
Chip multiprocessors (CMPs) are promising candidates for the next generation computing platforms to ...
Relentless CMOS scaling coupled with lower design tolerances is making ICs increasingly susceptible ...
As silicon continues to scale, transistor reliability is becoming a major concern. At the same time,...
High performance systems have been widely adopted in many fields and the demand for better performan...
High performance systems have been widely adopted in many fields and the demand for better performan...
Journal ArticleNoise and radiation-induced soft errors (transient faults) in computer systems have i...
In this dissertation, we study dynamic reliability management (DRM) and dynamic energy management (D...
The first step in design of reliable systems is the ability to evaluate the reliability of the syste...
As the feature size scales down to deep nanometer regimes, it has enabled the designers to fabricate...
In this dissertation, we study dynamic reliability management (DRM) and dynamic energy management (D...
Network-on-Chip (NoC) is emerging as a critical shared architecture for CMPs (Chip Multi-/Many-Core ...
Network-on-Chip (NoC) is emerging as a critical shared architecture for CMPs (Chip Multi-/Many-Core ...