International audienceA full-parallel architecture for turbo decoding, which achieves ultra high data rates when using product codes as error correcting codes, is proposed. This architecture is able to decode product codes using binary BCH or m-ary Reed Solomon component codes. The major advantage of our architecture is that it enables the memory blocks between all half-iterations to be removed. Moreover, the latency of the turbo decoder is strongly reduced. In fact, the proposed architecture opens the way to numerous applications such as optical transmission and data storage. In particular, our block turbo decoding architecture can support optical transmission at data rates above 10 Gb/s
Turbo product codes (TPCs) are an attractive solution to improve link budgets and reduce systems cos...
International audienceIn this paper, the use of single-error-correcting Reed-Solomon (RS) product co...
International audienceIn turbo decoding of product codes, we propose an algorithm implementation, ba...
International audienceA full-parallel architecture for turbo decoding, which achieves ultra high dat...
International audienceThis paper presents a new circuit architecture for turbo decoding, which achie...
International audienceThis article proposes to explore parallelism in Turbo-Product Code (TPC) decod...
International audienceThis article presents an innovative turbo product code (TPC) decoder architect...
International audienceIn this paper, we demonstrate the higher hardware efficiency of Reed-Solomon (...
National audienceThe increasing demand of high data rate and reliability in modern communication sys...
International audienceUltra high-speed block turbo decoder architectures meet the demand for even hi...
International audienceTurbo product codes (TPCs) are an attractive solution to improve link budgets ...
Abstract This article proposes to explore parallelism in Turbo-Product Code (TPC) decoding through a...
Turbo product codes (TPCs) are an attractive solution to improve link budgets and reduce systems cos...
International audienceIn this paper, the use of single-error-correcting Reed-Solomon (RS) product co...
International audienceIn turbo decoding of product codes, we propose an algorithm implementation, ba...
International audienceA full-parallel architecture for turbo decoding, which achieves ultra high dat...
International audienceThis paper presents a new circuit architecture for turbo decoding, which achie...
International audienceThis article proposes to explore parallelism in Turbo-Product Code (TPC) decod...
International audienceThis article presents an innovative turbo product code (TPC) decoder architect...
International audienceIn this paper, we demonstrate the higher hardware efficiency of Reed-Solomon (...
National audienceThe increasing demand of high data rate and reliability in modern communication sys...
International audienceUltra high-speed block turbo decoder architectures meet the demand for even hi...
International audienceTurbo product codes (TPCs) are an attractive solution to improve link budgets ...
Abstract This article proposes to explore parallelism in Turbo-Product Code (TPC) decoding through a...
Turbo product codes (TPCs) are an attractive solution to improve link budgets and reduce systems cos...
International audienceIn this paper, the use of single-error-correcting Reed-Solomon (RS) product co...
International audienceIn turbo decoding of product codes, we propose an algorithm implementation, ba...