International audienceThis article presents an innovative turbo product code (TPC) decoder architecture without any interleaving resource. This architecture includes a full-parallel SISO decoder able to process n symbols in one clock period. Syntheses show the better efficiency of such an architecture compared with existing previous solutions. Considering a 6-iteration turbo decoder of a (32,26)2 BCH product code, synthetized in a 90 nm CMOS technology, the resulting information throughput is 2.5 Gb/s with an area of 233 Kgates. Finally a second architecture enhancing parallelism rate is described. The information throughput is 33.7 Gb/s while an area estimation gives A=10 mum2
Turbo codes experience a significant decoding delay because of the iterative nature of the decoding ...
International audienceThis paper presents a high-throughput implementation of a portable software tu...
International audienceIn this paper, we demonstrate how the development of parallel hardware archite...
International audienceThis article presents an innovative turbo product code (TPC) decoder architect...
International audienceThis article proposes to explore parallelism in Turbo-Product Code (TPC) decod...
Abstract This article proposes to explore parallelism in Turbo-Product Code (TPC) decoding through a...
International audienceA full-parallel architecture for turbo decoding, which achieves ultra high dat...
International audienceThis paper presents a new circuit architecture for turbo decoding, which achie...
International audienceIn this paper, we demonstrate the higher hardware efficiency of Reed-Solomon (...
International audienceUltra high-speed block turbo decoder architectures meet the demand for even hi...
International audienceTurbo product codes (TPCs) are an attractive solution to improve link budgets ...
National audienceThe increasing demand of high data rate and reliability in modern communication sys...
Abstract—This paper introduces a turbo decoder that utilizes multiple soft-in/soft-out (SISO) decode...
Turbo codes experience a significant decoding delay because of the iterative nature of the decoding ...
International audienceThis paper presents a high-throughput implementation of a portable software tu...
International audienceIn this paper, we demonstrate how the development of parallel hardware archite...
International audienceThis article presents an innovative turbo product code (TPC) decoder architect...
International audienceThis article proposes to explore parallelism in Turbo-Product Code (TPC) decod...
Abstract This article proposes to explore parallelism in Turbo-Product Code (TPC) decoding through a...
International audienceA full-parallel architecture for turbo decoding, which achieves ultra high dat...
International audienceThis paper presents a new circuit architecture for turbo decoding, which achie...
International audienceIn this paper, we demonstrate the higher hardware efficiency of Reed-Solomon (...
International audienceUltra high-speed block turbo decoder architectures meet the demand for even hi...
International audienceTurbo product codes (TPCs) are an attractive solution to improve link budgets ...
National audienceThe increasing demand of high data rate and reliability in modern communication sys...
Abstract—This paper introduces a turbo decoder that utilizes multiple soft-in/soft-out (SISO) decode...
Turbo codes experience a significant decoding delay because of the iterative nature of the decoding ...
International audienceThis paper presents a high-throughput implementation of a portable software tu...
International audienceIn this paper, we demonstrate how the development of parallel hardware archite...