International audienceIn order to address the large variety of channel coding options specified in existing and future digital communication standards, there is an increasing need for flexible solutions. This paper presents a multi-core architecture which supports convolutional codes, binary/duo-binary turbo codes, and LDPC codes. The proposed architecture is based on Application Specific Instruction-set Processors (ASIP) and avoids the use of dedicated interleave/deinterleave address lookup memories. Each ASIP consists of two datapaths one optimized for turbo and the other for LDPC mode, while efficiently sharing memories and communication resources. The logic synthesis results yields an overall area of 2.6mm2 using 90nm technology. Payloa...
International audienceLarge variety of channel coding techniques are specified in existing and emerg...
International audienceHardware prototyping has been the key to system validation, once the hardware ...
Large variety of channel coding techniques are specified in existing and emerging digital communicat...
International audienceIn order to address the large variety of channel coding options specified in e...
International audienceIn order to address the large variety of channel coding options specified in e...
International audienceEmerging digital communication applications and the underlying architectures e...
This paper describes the first complete design of a single-core multi-standard flexible Turbo/LDPC d...
Abstract—Future mobile and wireless communication net-works require flexible modem architectures to ...
International audienceApplications in the field of digital communications are becoming more and more...
International audienceThis paper presents a new multiprocessor platform for high throughput turbo de...
International audienceIn order to meet flexibility and performance constraints of current and future...
Systems-on-chips in the field of digital communications are becoming extremely diversified and compl...
International audienceArchitecture efficiency, in terms of performance/area, of application-specific...
This PhD dissertation proposes the ASIC design of a flexible Multi-Standard channel decoder for next...
International audienceLarge variety of channel coding techniques are specified in existing and emerg...
International audienceHardware prototyping has been the key to system validation, once the hardware ...
Large variety of channel coding techniques are specified in existing and emerging digital communicat...
International audienceIn order to address the large variety of channel coding options specified in e...
International audienceIn order to address the large variety of channel coding options specified in e...
International audienceEmerging digital communication applications and the underlying architectures e...
This paper describes the first complete design of a single-core multi-standard flexible Turbo/LDPC d...
Abstract—Future mobile and wireless communication net-works require flexible modem architectures to ...
International audienceApplications in the field of digital communications are becoming more and more...
International audienceThis paper presents a new multiprocessor platform for high throughput turbo de...
International audienceIn order to meet flexibility and performance constraints of current and future...
Systems-on-chips in the field of digital communications are becoming extremely diversified and compl...
International audienceArchitecture efficiency, in terms of performance/area, of application-specific...
This PhD dissertation proposes the ASIC design of a flexible Multi-Standard channel decoder for next...
International audienceLarge variety of channel coding techniques are specified in existing and emerg...
International audienceHardware prototyping has been the key to system validation, once the hardware ...
Large variety of channel coding techniques are specified in existing and emerging digital communicat...