ISBN: 0818635029Implementing single fault tolerant finite state machines (FSMs) in VLSI circuits might be done using triplication and voting (TMR). Alternatives are based on the use of an error correcting (SEC) code during the state assignment. Such architectures are studied and their characteristics are analyzed for a set of international and industrial FSM benchmarks. The results demonstrate that one of these architectures leads in some cases to implementation with less hardware overhead than TMR and should actually be considered for some types of circuits
In this paper an innovative fault tolerant solid state mass memory (FTSSMM) architecture is describe...
ISBN: 0818628456When ASICs are dedicated to highly dependable applications, concurrent checking and/...
International audienceIn order to increase reliability and availability of Static-RAM based field pr...
ISBN: 0818635029Implementing single fault tolerant finite state machines (FSMs) in VLSI circuits mig...
The paper presents a solution to protect FSM implemented on FPGAs from SEU, exploiting the embedded ...
CAD Tools are more and more used by designers, and integrated circuits synthesized using these tools...
ISBN: 0897915771The authors point out that the synthesis of single fault tolerant finite-state machi...
ISBN: 0818636807The authors present a synthesis tool for FSMs tolerating a single fault in the seque...
Due to reduction in device feature size and supply voltages the probability of soft-errors in Finite...
ISBN: 0818675454Fault tolerance has become a major concern in the design of VLSI systems. It is espe...
The design of self-checking FSMs can be achieved by adopting an encoding for the state, for the outp...
A new architecture for matching the data protected with an error-correcting code (ECC) is presented ...
ISBN: 4930813670This paper addresses the detection of permanent and transient faults in complex VLSI...
Aim of this paper is the analysis of different functional fault models for multi-level implementatio...
In this paper an innovative fault tolerant solid state mass memory (FTSSMM) architecture is describe...
In this paper an innovative fault tolerant solid state mass memory (FTSSMM) architecture is describe...
ISBN: 0818628456When ASICs are dedicated to highly dependable applications, concurrent checking and/...
International audienceIn order to increase reliability and availability of Static-RAM based field pr...
ISBN: 0818635029Implementing single fault tolerant finite state machines (FSMs) in VLSI circuits mig...
The paper presents a solution to protect FSM implemented on FPGAs from SEU, exploiting the embedded ...
CAD Tools are more and more used by designers, and integrated circuits synthesized using these tools...
ISBN: 0897915771The authors point out that the synthesis of single fault tolerant finite-state machi...
ISBN: 0818636807The authors present a synthesis tool for FSMs tolerating a single fault in the seque...
Due to reduction in device feature size and supply voltages the probability of soft-errors in Finite...
ISBN: 0818675454Fault tolerance has become a major concern in the design of VLSI systems. It is espe...
The design of self-checking FSMs can be achieved by adopting an encoding for the state, for the outp...
A new architecture for matching the data protected with an error-correcting code (ECC) is presented ...
ISBN: 4930813670This paper addresses the detection of permanent and transient faults in complex VLSI...
Aim of this paper is the analysis of different functional fault models for multi-level implementatio...
In this paper an innovative fault tolerant solid state mass memory (FTSSMM) architecture is describe...
In this paper an innovative fault tolerant solid state mass memory (FTSSMM) architecture is describe...
ISBN: 0818628456When ASICs are dedicated to highly dependable applications, concurrent checking and/...
International audienceIn order to increase reliability and availability of Static-RAM based field pr...