ISBN: 0818636807The authors present a synthesis tool for FSMs tolerating a single fault in the sequencing logic (next state logic or state register). Two architectures based on the use of SEC codes can be automatically implemented using this tool. The fault-tolerant FSMs can be generated either from a state transition graph specified, for example, in Kiss format or in VHDL, or for designs synthesized, using a control-driven approach, from higher level (e.g., RTL) specifications. The two FSM architectures are briefly presented. Then, the related synthesis flows, the main specific procedures and the synthesis options are described. Results obtained on international benchmark implementations are discussed
This paper presents a testable synthesis methodology applicable to any top-down design method based ...
Control-dominated architectures are usually described in a hardware description language (HDL) by me...
ISBN: 0897915771The authors point out that the synthesis of single fault tolerant finite-state machi...
CAD Tools are more and more used by designers, and integrated circuits synthesized using these tools...
ISBN: 0818675454Fault tolerance has become a major concern in the design of VLSI systems. It is espe...
ISBN: 0818673044This paper deals with the detection of sequencing errors in finite state machines. S...
Power consumption in a synchronous FSM (Finite-State Machine) can be reduced by partitioning it into...
ISBN: 0818635029Implementing single fault tolerant finite state machines (FSMs) in VLSI circuits mig...
ISBN: 0818628456When ASICs are dedicated to highly dependable applications, concurrent checking and/...
This paper presents a finite state machine (FSM) re-engineering method that enhances the FSM synthes...
Abstract:- This paper suggests a reusable hardware template (HT) for finite state machines (FSM) and...
A technique for the automated synthesis of FSMs (finite state machines) from sets of interworkings (...
In this paper, we present a software framework for adding fault-tolerance to existing finite-state p...
ISBN: 0818670398Today, there is an increasing need for fault tolerance capabilities in integrated ci...
This paper presents a testable synthesis methodology applicable to any top-down design method based ...
Control-dominated architectures are usually described in a hardware description language (HDL) by me...
ISBN: 0897915771The authors point out that the synthesis of single fault tolerant finite-state machi...
CAD Tools are more and more used by designers, and integrated circuits synthesized using these tools...
ISBN: 0818675454Fault tolerance has become a major concern in the design of VLSI systems. It is espe...
ISBN: 0818673044This paper deals with the detection of sequencing errors in finite state machines. S...
Power consumption in a synchronous FSM (Finite-State Machine) can be reduced by partitioning it into...
ISBN: 0818635029Implementing single fault tolerant finite state machines (FSMs) in VLSI circuits mig...
ISBN: 0818628456When ASICs are dedicated to highly dependable applications, concurrent checking and/...
This paper presents a finite state machine (FSM) re-engineering method that enhances the FSM synthes...
Abstract:- This paper suggests a reusable hardware template (HT) for finite state machines (FSM) and...
A technique for the automated synthesis of FSMs (finite state machines) from sets of interworkings (...
In this paper, we present a software framework for adding fault-tolerance to existing finite-state p...
ISBN: 0818670398Today, there is an increasing need for fault tolerance capabilities in integrated ci...
This paper presents a testable synthesis methodology applicable to any top-down design method based ...
Control-dominated architectures are usually described in a hardware description language (HDL) by me...
ISBN: 0897915771The authors point out that the synthesis of single fault tolerant finite-state machi...